xref: /OK3568_Linux_fs/kernel/drivers/clk/clk-si5351.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * clk-si5351.c: Silicon Laboratories Si5351A/B/C I2C Clock Generator
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
6*4882a593Smuzhiyun  * Rabeeh Khoury <rabeeh@solid-run.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * References:
9*4882a593Smuzhiyun  * [1] "Si5351A/B/C Data Sheet"
10*4882a593Smuzhiyun  *     https://www.silabs.com/Support%20Documents/TechnicalDocs/Si5351.pdf
11*4882a593Smuzhiyun  * [2] "Manually Generating an Si5351 Register Map"
12*4882a593Smuzhiyun  *     https://www.silabs.com/Support%20Documents/TechnicalDocs/AN619.pdf
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun #include <linux/clk-provider.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/err.h>
21*4882a593Smuzhiyun #include <linux/errno.h>
22*4882a593Smuzhiyun #include <linux/rational.h>
23*4882a593Smuzhiyun #include <linux/i2c.h>
24*4882a593Smuzhiyun #include <linux/of_platform.h>
25*4882a593Smuzhiyun #include <linux/platform_data/si5351.h>
26*4882a593Smuzhiyun #include <linux/regmap.h>
27*4882a593Smuzhiyun #include <linux/slab.h>
28*4882a593Smuzhiyun #include <linux/string.h>
29*4882a593Smuzhiyun #include <asm/div64.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "clk-si5351.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct si5351_driver_data;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct si5351_parameters {
36*4882a593Smuzhiyun 	unsigned long	p1;
37*4882a593Smuzhiyun 	unsigned long	p2;
38*4882a593Smuzhiyun 	unsigned long	p3;
39*4882a593Smuzhiyun 	int		valid;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct si5351_hw_data {
43*4882a593Smuzhiyun 	struct clk_hw			hw;
44*4882a593Smuzhiyun 	struct si5351_driver_data	*drvdata;
45*4882a593Smuzhiyun 	struct si5351_parameters	params;
46*4882a593Smuzhiyun 	unsigned char			num;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun struct si5351_driver_data {
50*4882a593Smuzhiyun 	enum si5351_variant	variant;
51*4882a593Smuzhiyun 	struct i2c_client	*client;
52*4882a593Smuzhiyun 	struct regmap		*regmap;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	struct clk		*pxtal;
55*4882a593Smuzhiyun 	const char		*pxtal_name;
56*4882a593Smuzhiyun 	struct clk_hw		xtal;
57*4882a593Smuzhiyun 	struct clk		*pclkin;
58*4882a593Smuzhiyun 	const char		*pclkin_name;
59*4882a593Smuzhiyun 	struct clk_hw		clkin;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	struct si5351_hw_data	pll[2];
62*4882a593Smuzhiyun 	struct si5351_hw_data	*msynth;
63*4882a593Smuzhiyun 	struct si5351_hw_data	*clkout;
64*4882a593Smuzhiyun 	size_t			num_clkout;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static const char * const si5351_input_names[] = {
68*4882a593Smuzhiyun 	"xtal", "clkin"
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun static const char * const si5351_pll_names[] = {
71*4882a593Smuzhiyun 	"si5351_plla", "si5351_pllb", "si5351_vxco"
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun static const char * const si5351_msynth_names[] = {
74*4882a593Smuzhiyun 	"ms0", "ms1", "ms2", "ms3", "ms4", "ms5", "ms6", "ms7"
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun static const char * const si5351_clkout_names[] = {
77*4882a593Smuzhiyun 	"clk0", "clk1", "clk2", "clk3", "clk4", "clk5", "clk6", "clk7"
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun  * Si5351 i2c regmap
82*4882a593Smuzhiyun  */
si5351_reg_read(struct si5351_driver_data * drvdata,u8 reg)83*4882a593Smuzhiyun static inline u8 si5351_reg_read(struct si5351_driver_data *drvdata, u8 reg)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	u32 val;
86*4882a593Smuzhiyun 	int ret;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	ret = regmap_read(drvdata->regmap, reg, &val);
89*4882a593Smuzhiyun 	if (ret) {
90*4882a593Smuzhiyun 		dev_err(&drvdata->client->dev,
91*4882a593Smuzhiyun 			"unable to read from reg%02x\n", reg);
92*4882a593Smuzhiyun 		return 0;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return (u8)val;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
si5351_bulk_read(struct si5351_driver_data * drvdata,u8 reg,u8 count,u8 * buf)98*4882a593Smuzhiyun static inline int si5351_bulk_read(struct si5351_driver_data *drvdata,
99*4882a593Smuzhiyun 				   u8 reg, u8 count, u8 *buf)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	return regmap_bulk_read(drvdata->regmap, reg, buf, count);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
si5351_reg_write(struct si5351_driver_data * drvdata,u8 reg,u8 val)104*4882a593Smuzhiyun static inline int si5351_reg_write(struct si5351_driver_data *drvdata,
105*4882a593Smuzhiyun 				   u8 reg, u8 val)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	return regmap_write(drvdata->regmap, reg, val);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
si5351_bulk_write(struct si5351_driver_data * drvdata,u8 reg,u8 count,const u8 * buf)110*4882a593Smuzhiyun static inline int si5351_bulk_write(struct si5351_driver_data *drvdata,
111*4882a593Smuzhiyun 				    u8 reg, u8 count, const u8 *buf)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	return regmap_raw_write(drvdata->regmap, reg, buf, count);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
si5351_set_bits(struct si5351_driver_data * drvdata,u8 reg,u8 mask,u8 val)116*4882a593Smuzhiyun static inline int si5351_set_bits(struct si5351_driver_data *drvdata,
117*4882a593Smuzhiyun 				  u8 reg, u8 mask, u8 val)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	return regmap_update_bits(drvdata->regmap, reg, mask, val);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
si5351_msynth_params_address(int num)122*4882a593Smuzhiyun static inline u8 si5351_msynth_params_address(int num)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	if (num > 5)
125*4882a593Smuzhiyun 		return SI5351_CLK6_PARAMETERS + (num - 6);
126*4882a593Smuzhiyun 	return SI5351_CLK0_PARAMETERS + (SI5351_PARAMETERS_LENGTH * num);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
si5351_read_parameters(struct si5351_driver_data * drvdata,u8 reg,struct si5351_parameters * params)129*4882a593Smuzhiyun static void si5351_read_parameters(struct si5351_driver_data *drvdata,
130*4882a593Smuzhiyun 				   u8 reg, struct si5351_parameters *params)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	u8 buf[SI5351_PARAMETERS_LENGTH];
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	switch (reg) {
135*4882a593Smuzhiyun 	case SI5351_CLK6_PARAMETERS:
136*4882a593Smuzhiyun 	case SI5351_CLK7_PARAMETERS:
137*4882a593Smuzhiyun 		buf[0] = si5351_reg_read(drvdata, reg);
138*4882a593Smuzhiyun 		params->p1 = buf[0];
139*4882a593Smuzhiyun 		params->p2 = 0;
140*4882a593Smuzhiyun 		params->p3 = 1;
141*4882a593Smuzhiyun 		break;
142*4882a593Smuzhiyun 	default:
143*4882a593Smuzhiyun 		si5351_bulk_read(drvdata, reg, SI5351_PARAMETERS_LENGTH, buf);
144*4882a593Smuzhiyun 		params->p1 = ((buf[2] & 0x03) << 16) | (buf[3] << 8) | buf[4];
145*4882a593Smuzhiyun 		params->p2 = ((buf[5] & 0x0f) << 16) | (buf[6] << 8) | buf[7];
146*4882a593Smuzhiyun 		params->p3 = ((buf[5] & 0xf0) << 12) | (buf[0] << 8) | buf[1];
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 	params->valid = 1;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
si5351_write_parameters(struct si5351_driver_data * drvdata,u8 reg,struct si5351_parameters * params)151*4882a593Smuzhiyun static void si5351_write_parameters(struct si5351_driver_data *drvdata,
152*4882a593Smuzhiyun 				    u8 reg, struct si5351_parameters *params)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	u8 buf[SI5351_PARAMETERS_LENGTH];
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	switch (reg) {
157*4882a593Smuzhiyun 	case SI5351_CLK6_PARAMETERS:
158*4882a593Smuzhiyun 	case SI5351_CLK7_PARAMETERS:
159*4882a593Smuzhiyun 		buf[0] = params->p1 & 0xff;
160*4882a593Smuzhiyun 		si5351_reg_write(drvdata, reg, buf[0]);
161*4882a593Smuzhiyun 		break;
162*4882a593Smuzhiyun 	default:
163*4882a593Smuzhiyun 		buf[0] = ((params->p3 & 0x0ff00) >> 8) & 0xff;
164*4882a593Smuzhiyun 		buf[1] = params->p3 & 0xff;
165*4882a593Smuzhiyun 		/* save rdiv and divby4 */
166*4882a593Smuzhiyun 		buf[2] = si5351_reg_read(drvdata, reg + 2) & ~0x03;
167*4882a593Smuzhiyun 		buf[2] |= ((params->p1 & 0x30000) >> 16) & 0x03;
168*4882a593Smuzhiyun 		buf[3] = ((params->p1 & 0x0ff00) >> 8) & 0xff;
169*4882a593Smuzhiyun 		buf[4] = params->p1 & 0xff;
170*4882a593Smuzhiyun 		buf[5] = ((params->p3 & 0xf0000) >> 12) |
171*4882a593Smuzhiyun 			((params->p2 & 0xf0000) >> 16);
172*4882a593Smuzhiyun 		buf[6] = ((params->p2 & 0x0ff00) >> 8) & 0xff;
173*4882a593Smuzhiyun 		buf[7] = params->p2 & 0xff;
174*4882a593Smuzhiyun 		si5351_bulk_write(drvdata, reg, SI5351_PARAMETERS_LENGTH, buf);
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
si5351_regmap_is_volatile(struct device * dev,unsigned int reg)178*4882a593Smuzhiyun static bool si5351_regmap_is_volatile(struct device *dev, unsigned int reg)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	switch (reg) {
181*4882a593Smuzhiyun 	case SI5351_DEVICE_STATUS:
182*4882a593Smuzhiyun 	case SI5351_INTERRUPT_STATUS:
183*4882a593Smuzhiyun 	case SI5351_PLL_RESET:
184*4882a593Smuzhiyun 		return true;
185*4882a593Smuzhiyun 	}
186*4882a593Smuzhiyun 	return false;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
si5351_regmap_is_writeable(struct device * dev,unsigned int reg)189*4882a593Smuzhiyun static bool si5351_regmap_is_writeable(struct device *dev, unsigned int reg)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	/* reserved registers */
192*4882a593Smuzhiyun 	if (reg >= 4 && reg <= 8)
193*4882a593Smuzhiyun 		return false;
194*4882a593Smuzhiyun 	if (reg >= 10 && reg <= 14)
195*4882a593Smuzhiyun 		return false;
196*4882a593Smuzhiyun 	if (reg >= 173 && reg <= 176)
197*4882a593Smuzhiyun 		return false;
198*4882a593Smuzhiyun 	if (reg >= 178 && reg <= 182)
199*4882a593Smuzhiyun 		return false;
200*4882a593Smuzhiyun 	/* read-only */
201*4882a593Smuzhiyun 	if (reg == SI5351_DEVICE_STATUS)
202*4882a593Smuzhiyun 		return false;
203*4882a593Smuzhiyun 	return true;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun static const struct regmap_config si5351_regmap_config = {
207*4882a593Smuzhiyun 	.reg_bits = 8,
208*4882a593Smuzhiyun 	.val_bits = 8,
209*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
210*4882a593Smuzhiyun 	.max_register = 187,
211*4882a593Smuzhiyun 	.writeable_reg = si5351_regmap_is_writeable,
212*4882a593Smuzhiyun 	.volatile_reg = si5351_regmap_is_volatile,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /*
216*4882a593Smuzhiyun  * Si5351 xtal clock input
217*4882a593Smuzhiyun  */
si5351_xtal_prepare(struct clk_hw * hw)218*4882a593Smuzhiyun static int si5351_xtal_prepare(struct clk_hw *hw)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct si5351_driver_data *drvdata =
221*4882a593Smuzhiyun 		container_of(hw, struct si5351_driver_data, xtal);
222*4882a593Smuzhiyun 	si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
223*4882a593Smuzhiyun 			SI5351_XTAL_ENABLE, SI5351_XTAL_ENABLE);
224*4882a593Smuzhiyun 	return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
si5351_xtal_unprepare(struct clk_hw * hw)227*4882a593Smuzhiyun static void si5351_xtal_unprepare(struct clk_hw *hw)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct si5351_driver_data *drvdata =
230*4882a593Smuzhiyun 		container_of(hw, struct si5351_driver_data, xtal);
231*4882a593Smuzhiyun 	si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
232*4882a593Smuzhiyun 			SI5351_XTAL_ENABLE, 0);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static const struct clk_ops si5351_xtal_ops = {
236*4882a593Smuzhiyun 	.prepare = si5351_xtal_prepare,
237*4882a593Smuzhiyun 	.unprepare = si5351_xtal_unprepare,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun  * Si5351 clkin clock input (Si5351C only)
242*4882a593Smuzhiyun  */
si5351_clkin_prepare(struct clk_hw * hw)243*4882a593Smuzhiyun static int si5351_clkin_prepare(struct clk_hw *hw)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct si5351_driver_data *drvdata =
246*4882a593Smuzhiyun 		container_of(hw, struct si5351_driver_data, clkin);
247*4882a593Smuzhiyun 	si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
248*4882a593Smuzhiyun 			SI5351_CLKIN_ENABLE, SI5351_CLKIN_ENABLE);
249*4882a593Smuzhiyun 	return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
si5351_clkin_unprepare(struct clk_hw * hw)252*4882a593Smuzhiyun static void si5351_clkin_unprepare(struct clk_hw *hw)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	struct si5351_driver_data *drvdata =
255*4882a593Smuzhiyun 		container_of(hw, struct si5351_driver_data, clkin);
256*4882a593Smuzhiyun 	si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
257*4882a593Smuzhiyun 			SI5351_CLKIN_ENABLE, 0);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun  * CMOS clock source constraints:
262*4882a593Smuzhiyun  * The input frequency range of the PLL is 10Mhz to 40MHz.
263*4882a593Smuzhiyun  * If CLKIN is >40MHz, the input divider must be used.
264*4882a593Smuzhiyun  */
si5351_clkin_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)265*4882a593Smuzhiyun static unsigned long si5351_clkin_recalc_rate(struct clk_hw *hw,
266*4882a593Smuzhiyun 					      unsigned long parent_rate)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct si5351_driver_data *drvdata =
269*4882a593Smuzhiyun 		container_of(hw, struct si5351_driver_data, clkin);
270*4882a593Smuzhiyun 	unsigned long rate;
271*4882a593Smuzhiyun 	unsigned char idiv;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	rate = parent_rate;
274*4882a593Smuzhiyun 	if (parent_rate > 160000000) {
275*4882a593Smuzhiyun 		idiv = SI5351_CLKIN_DIV_8;
276*4882a593Smuzhiyun 		rate /= 8;
277*4882a593Smuzhiyun 	} else if (parent_rate > 80000000) {
278*4882a593Smuzhiyun 		idiv = SI5351_CLKIN_DIV_4;
279*4882a593Smuzhiyun 		rate /= 4;
280*4882a593Smuzhiyun 	} else if (parent_rate > 40000000) {
281*4882a593Smuzhiyun 		idiv = SI5351_CLKIN_DIV_2;
282*4882a593Smuzhiyun 		rate /= 2;
283*4882a593Smuzhiyun 	} else {
284*4882a593Smuzhiyun 		idiv = SI5351_CLKIN_DIV_1;
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE,
288*4882a593Smuzhiyun 			SI5351_CLKIN_DIV_MASK, idiv);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	dev_dbg(&drvdata->client->dev, "%s - clkin div = %d, rate = %lu\n",
291*4882a593Smuzhiyun 		__func__, (1 << (idiv >> 6)), rate);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	return rate;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun static const struct clk_ops si5351_clkin_ops = {
297*4882a593Smuzhiyun 	.prepare = si5351_clkin_prepare,
298*4882a593Smuzhiyun 	.unprepare = si5351_clkin_unprepare,
299*4882a593Smuzhiyun 	.recalc_rate = si5351_clkin_recalc_rate,
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun  * Si5351 vxco clock input (Si5351B only)
304*4882a593Smuzhiyun  */
305*4882a593Smuzhiyun 
si5351_vxco_prepare(struct clk_hw * hw)306*4882a593Smuzhiyun static int si5351_vxco_prepare(struct clk_hw *hw)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
309*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	dev_warn(&hwdata->drvdata->client->dev, "VXCO currently unsupported\n");
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
si5351_vxco_unprepare(struct clk_hw * hw)316*4882a593Smuzhiyun static void si5351_vxco_unprepare(struct clk_hw *hw)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
si5351_vxco_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)320*4882a593Smuzhiyun static unsigned long si5351_vxco_recalc_rate(struct clk_hw *hw,
321*4882a593Smuzhiyun 					     unsigned long parent_rate)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
si5351_vxco_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent)326*4882a593Smuzhiyun static int si5351_vxco_set_rate(struct clk_hw *hw, unsigned long rate,
327*4882a593Smuzhiyun 				unsigned long parent)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static const struct clk_ops si5351_vxco_ops = {
333*4882a593Smuzhiyun 	.prepare = si5351_vxco_prepare,
334*4882a593Smuzhiyun 	.unprepare = si5351_vxco_unprepare,
335*4882a593Smuzhiyun 	.recalc_rate = si5351_vxco_recalc_rate,
336*4882a593Smuzhiyun 	.set_rate = si5351_vxco_set_rate,
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun /*
340*4882a593Smuzhiyun  * Si5351 pll a/b
341*4882a593Smuzhiyun  *
342*4882a593Smuzhiyun  * Feedback Multisynth Divider Equations [2]
343*4882a593Smuzhiyun  *
344*4882a593Smuzhiyun  * fVCO = fIN * (a + b/c)
345*4882a593Smuzhiyun  *
346*4882a593Smuzhiyun  * with 15 + 0/1048575 <= (a + b/c) <= 90 + 0/1048575 and
347*4882a593Smuzhiyun  * fIN = fXTAL or fIN = fCLKIN/CLKIN_DIV
348*4882a593Smuzhiyun  *
349*4882a593Smuzhiyun  * Feedback Multisynth Register Equations
350*4882a593Smuzhiyun  *
351*4882a593Smuzhiyun  * (1) MSNx_P1[17:0] = 128 * a + floor(128 * b/c) - 512
352*4882a593Smuzhiyun  * (2) MSNx_P2[19:0] = 128 * b - c * floor(128 * b/c) = (128*b) mod c
353*4882a593Smuzhiyun  * (3) MSNx_P3[19:0] = c
354*4882a593Smuzhiyun  *
355*4882a593Smuzhiyun  * Transposing (2) yields: (4) floor(128 * b/c) = (128 * b / MSNx_P2)/c
356*4882a593Smuzhiyun  *
357*4882a593Smuzhiyun  * Using (4) on (1) yields:
358*4882a593Smuzhiyun  * MSNx_P1 = 128 * a + (128 * b/MSNx_P2)/c - 512
359*4882a593Smuzhiyun  * MSNx_P1 + 512 + MSNx_P2/c = 128 * a + 128 * b/c
360*4882a593Smuzhiyun  *
361*4882a593Smuzhiyun  * a + b/c = (MSNx_P1 + MSNx_P2/MSNx_P3 + 512)/128
362*4882a593Smuzhiyun  *         = (MSNx_P1*MSNx_P3 + MSNx_P2 + 512*MSNx_P3)/(128*MSNx_P3)
363*4882a593Smuzhiyun  *
364*4882a593Smuzhiyun  */
_si5351_pll_reparent(struct si5351_driver_data * drvdata,int num,enum si5351_pll_src parent)365*4882a593Smuzhiyun static int _si5351_pll_reparent(struct si5351_driver_data *drvdata,
366*4882a593Smuzhiyun 				int num, enum si5351_pll_src parent)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	u8 mask = (num == 0) ? SI5351_PLLA_SOURCE : SI5351_PLLB_SOURCE;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (parent == SI5351_PLL_SRC_DEFAULT)
371*4882a593Smuzhiyun 		return 0;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (num > 2)
374*4882a593Smuzhiyun 		return -EINVAL;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (drvdata->variant != SI5351_VARIANT_C &&
377*4882a593Smuzhiyun 	    parent != SI5351_PLL_SRC_XTAL)
378*4882a593Smuzhiyun 		return -EINVAL;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE, mask,
381*4882a593Smuzhiyun 			(parent == SI5351_PLL_SRC_XTAL) ? 0 : mask);
382*4882a593Smuzhiyun 	return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
si5351_pll_get_parent(struct clk_hw * hw)385*4882a593Smuzhiyun static unsigned char si5351_pll_get_parent(struct clk_hw *hw)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
388*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
389*4882a593Smuzhiyun 	u8 mask = (hwdata->num == 0) ? SI5351_PLLA_SOURCE : SI5351_PLLB_SOURCE;
390*4882a593Smuzhiyun 	u8 val;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	val = si5351_reg_read(hwdata->drvdata, SI5351_PLL_INPUT_SOURCE);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return (val & mask) ? 1 : 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
si5351_pll_set_parent(struct clk_hw * hw,u8 index)397*4882a593Smuzhiyun static int si5351_pll_set_parent(struct clk_hw *hw, u8 index)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
400*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (hwdata->drvdata->variant != SI5351_VARIANT_C &&
403*4882a593Smuzhiyun 	    index > 0)
404*4882a593Smuzhiyun 		return -EPERM;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (index > 1)
407*4882a593Smuzhiyun 		return -EINVAL;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	return _si5351_pll_reparent(hwdata->drvdata, hwdata->num,
410*4882a593Smuzhiyun 			     (index == 0) ? SI5351_PLL_SRC_XTAL :
411*4882a593Smuzhiyun 			     SI5351_PLL_SRC_CLKIN);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
si5351_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)414*4882a593Smuzhiyun static unsigned long si5351_pll_recalc_rate(struct clk_hw *hw,
415*4882a593Smuzhiyun 					    unsigned long parent_rate)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
418*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
419*4882a593Smuzhiyun 	u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS :
420*4882a593Smuzhiyun 		SI5351_PLLB_PARAMETERS;
421*4882a593Smuzhiyun 	unsigned long long rate;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (!hwdata->params.valid)
424*4882a593Smuzhiyun 		si5351_read_parameters(hwdata->drvdata, reg, &hwdata->params);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	if (hwdata->params.p3 == 0)
427*4882a593Smuzhiyun 		return parent_rate;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* fVCO = fIN * (P1*P3 + 512*P3 + P2)/(128*P3) */
430*4882a593Smuzhiyun 	rate  = hwdata->params.p1 * hwdata->params.p3;
431*4882a593Smuzhiyun 	rate += 512 * hwdata->params.p3;
432*4882a593Smuzhiyun 	rate += hwdata->params.p2;
433*4882a593Smuzhiyun 	rate *= parent_rate;
434*4882a593Smuzhiyun 	do_div(rate, 128 * hwdata->params.p3);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	dev_dbg(&hwdata->drvdata->client->dev,
437*4882a593Smuzhiyun 		"%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n",
438*4882a593Smuzhiyun 		__func__, clk_hw_get_name(hw),
439*4882a593Smuzhiyun 		hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
440*4882a593Smuzhiyun 		parent_rate, (unsigned long)rate);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	return (unsigned long)rate;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
si5351_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)445*4882a593Smuzhiyun static long si5351_pll_round_rate(struct clk_hw *hw, unsigned long rate,
446*4882a593Smuzhiyun 				  unsigned long *parent_rate)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
449*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
450*4882a593Smuzhiyun 	unsigned long rfrac, denom, a, b, c;
451*4882a593Smuzhiyun 	unsigned long long lltmp;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (rate < SI5351_PLL_VCO_MIN)
454*4882a593Smuzhiyun 		rate = SI5351_PLL_VCO_MIN;
455*4882a593Smuzhiyun 	if (rate > SI5351_PLL_VCO_MAX)
456*4882a593Smuzhiyun 		rate = SI5351_PLL_VCO_MAX;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/* determine integer part of feedback equation */
459*4882a593Smuzhiyun 	a = rate / *parent_rate;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (a < SI5351_PLL_A_MIN)
462*4882a593Smuzhiyun 		rate = *parent_rate * SI5351_PLL_A_MIN;
463*4882a593Smuzhiyun 	if (a > SI5351_PLL_A_MAX)
464*4882a593Smuzhiyun 		rate = *parent_rate * SI5351_PLL_A_MAX;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* find best approximation for b/c = fVCO mod fIN */
467*4882a593Smuzhiyun 	denom = 1000 * 1000;
468*4882a593Smuzhiyun 	lltmp = rate % (*parent_rate);
469*4882a593Smuzhiyun 	lltmp *= denom;
470*4882a593Smuzhiyun 	do_div(lltmp, *parent_rate);
471*4882a593Smuzhiyun 	rfrac = (unsigned long)lltmp;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	b = 0;
474*4882a593Smuzhiyun 	c = 1;
475*4882a593Smuzhiyun 	if (rfrac)
476*4882a593Smuzhiyun 		rational_best_approximation(rfrac, denom,
477*4882a593Smuzhiyun 				    SI5351_PLL_B_MAX, SI5351_PLL_C_MAX, &b, &c);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* calculate parameters */
480*4882a593Smuzhiyun 	hwdata->params.p3  = c;
481*4882a593Smuzhiyun 	hwdata->params.p2  = (128 * b) % c;
482*4882a593Smuzhiyun 	hwdata->params.p1  = 128 * a;
483*4882a593Smuzhiyun 	hwdata->params.p1 += (128 * b / c);
484*4882a593Smuzhiyun 	hwdata->params.p1 -= 512;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* recalculate rate by fIN * (a + b/c) */
487*4882a593Smuzhiyun 	lltmp  = *parent_rate;
488*4882a593Smuzhiyun 	lltmp *= b;
489*4882a593Smuzhiyun 	do_div(lltmp, c);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	rate  = (unsigned long)lltmp;
492*4882a593Smuzhiyun 	rate += *parent_rate * a;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	dev_dbg(&hwdata->drvdata->client->dev,
495*4882a593Smuzhiyun 		"%s - %s: a = %lu, b = %lu, c = %lu, parent_rate = %lu, rate = %lu\n",
496*4882a593Smuzhiyun 		__func__, clk_hw_get_name(hw), a, b, c,
497*4882a593Smuzhiyun 		*parent_rate, rate);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	return rate;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
si5351_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)502*4882a593Smuzhiyun static int si5351_pll_set_rate(struct clk_hw *hw, unsigned long rate,
503*4882a593Smuzhiyun 			       unsigned long parent_rate)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
506*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
507*4882a593Smuzhiyun 	u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS :
508*4882a593Smuzhiyun 		SI5351_PLLB_PARAMETERS;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	/* write multisynth parameters */
511*4882a593Smuzhiyun 	si5351_write_parameters(hwdata->drvdata, reg, &hwdata->params);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	/* plla/pllb ctrl is in clk6/clk7 ctrl registers */
514*4882a593Smuzhiyun 	si5351_set_bits(hwdata->drvdata, SI5351_CLK6_CTRL + hwdata->num,
515*4882a593Smuzhiyun 		SI5351_CLK_INTEGER_MODE,
516*4882a593Smuzhiyun 		(hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* Do a pll soft reset on the affected pll */
519*4882a593Smuzhiyun 	si5351_reg_write(hwdata->drvdata, SI5351_PLL_RESET,
520*4882a593Smuzhiyun 			 hwdata->num == 0 ? SI5351_PLL_RESET_A :
521*4882a593Smuzhiyun 					    SI5351_PLL_RESET_B);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	dev_dbg(&hwdata->drvdata->client->dev,
524*4882a593Smuzhiyun 		"%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n",
525*4882a593Smuzhiyun 		__func__, clk_hw_get_name(hw),
526*4882a593Smuzhiyun 		hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
527*4882a593Smuzhiyun 		parent_rate, rate);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	return 0;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun static const struct clk_ops si5351_pll_ops = {
533*4882a593Smuzhiyun 	.set_parent = si5351_pll_set_parent,
534*4882a593Smuzhiyun 	.get_parent = si5351_pll_get_parent,
535*4882a593Smuzhiyun 	.recalc_rate = si5351_pll_recalc_rate,
536*4882a593Smuzhiyun 	.round_rate = si5351_pll_round_rate,
537*4882a593Smuzhiyun 	.set_rate = si5351_pll_set_rate,
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun /*
541*4882a593Smuzhiyun  * Si5351 multisync divider
542*4882a593Smuzhiyun  *
543*4882a593Smuzhiyun  * for fOUT <= 150 MHz:
544*4882a593Smuzhiyun  *
545*4882a593Smuzhiyun  * fOUT = (fIN * (a + b/c)) / CLKOUTDIV
546*4882a593Smuzhiyun  *
547*4882a593Smuzhiyun  * with 6 + 0/1048575 <= (a + b/c) <= 1800 + 0/1048575 and
548*4882a593Smuzhiyun  * fIN = fVCO0, fVCO1
549*4882a593Smuzhiyun  *
550*4882a593Smuzhiyun  * Output Clock Multisynth Register Equations
551*4882a593Smuzhiyun  *
552*4882a593Smuzhiyun  * MSx_P1[17:0] = 128 * a + floor(128 * b/c) - 512
553*4882a593Smuzhiyun  * MSx_P2[19:0] = 128 * b - c * floor(128 * b/c) = (128*b) mod c
554*4882a593Smuzhiyun  * MSx_P3[19:0] = c
555*4882a593Smuzhiyun  *
556*4882a593Smuzhiyun  * MS[6,7] are integer (P1) divide only, P1 = divide value,
557*4882a593Smuzhiyun  * P2 and P3 are not applicable
558*4882a593Smuzhiyun  *
559*4882a593Smuzhiyun  * for 150MHz < fOUT <= 160MHz:
560*4882a593Smuzhiyun  *
561*4882a593Smuzhiyun  * MSx_P1 = 0, MSx_P2 = 0, MSx_P3 = 1, MSx_INT = 1, MSx_DIVBY4 = 11b
562*4882a593Smuzhiyun  */
_si5351_msynth_reparent(struct si5351_driver_data * drvdata,int num,enum si5351_multisynth_src parent)563*4882a593Smuzhiyun static int _si5351_msynth_reparent(struct si5351_driver_data *drvdata,
564*4882a593Smuzhiyun 				   int num, enum si5351_multisynth_src parent)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	if (parent == SI5351_MULTISYNTH_SRC_DEFAULT)
567*4882a593Smuzhiyun 		return 0;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (num > 8)
570*4882a593Smuzhiyun 		return -EINVAL;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num, SI5351_CLK_PLL_SELECT,
573*4882a593Smuzhiyun 			(parent == SI5351_MULTISYNTH_SRC_VCO0) ? 0 :
574*4882a593Smuzhiyun 			SI5351_CLK_PLL_SELECT);
575*4882a593Smuzhiyun 	return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
si5351_msynth_get_parent(struct clk_hw * hw)578*4882a593Smuzhiyun static unsigned char si5351_msynth_get_parent(struct clk_hw *hw)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
581*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
582*4882a593Smuzhiyun 	u8 val;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	val = si5351_reg_read(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	return (val & SI5351_CLK_PLL_SELECT) ? 1 : 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
si5351_msynth_set_parent(struct clk_hw * hw,u8 index)589*4882a593Smuzhiyun static int si5351_msynth_set_parent(struct clk_hw *hw, u8 index)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
592*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	return _si5351_msynth_reparent(hwdata->drvdata, hwdata->num,
595*4882a593Smuzhiyun 			       (index == 0) ? SI5351_MULTISYNTH_SRC_VCO0 :
596*4882a593Smuzhiyun 			       SI5351_MULTISYNTH_SRC_VCO1);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
si5351_msynth_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)599*4882a593Smuzhiyun static unsigned long si5351_msynth_recalc_rate(struct clk_hw *hw,
600*4882a593Smuzhiyun 					       unsigned long parent_rate)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
603*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
604*4882a593Smuzhiyun 	u8 reg = si5351_msynth_params_address(hwdata->num);
605*4882a593Smuzhiyun 	unsigned long long rate;
606*4882a593Smuzhiyun 	unsigned long m;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (!hwdata->params.valid)
609*4882a593Smuzhiyun 		si5351_read_parameters(hwdata->drvdata, reg, &hwdata->params);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	/*
612*4882a593Smuzhiyun 	 * multisync0-5: fOUT = (128 * P3 * fIN) / (P1*P3 + P2 + 512*P3)
613*4882a593Smuzhiyun 	 * multisync6-7: fOUT = fIN / P1
614*4882a593Smuzhiyun 	 */
615*4882a593Smuzhiyun 	rate = parent_rate;
616*4882a593Smuzhiyun 	if (hwdata->num > 5) {
617*4882a593Smuzhiyun 		m = hwdata->params.p1;
618*4882a593Smuzhiyun 	} else if (hwdata->params.p3 == 0) {
619*4882a593Smuzhiyun 		return parent_rate;
620*4882a593Smuzhiyun 	} else if ((si5351_reg_read(hwdata->drvdata, reg + 2) &
621*4882a593Smuzhiyun 		    SI5351_OUTPUT_CLK_DIVBY4) == SI5351_OUTPUT_CLK_DIVBY4) {
622*4882a593Smuzhiyun 		m = 4;
623*4882a593Smuzhiyun 	} else {
624*4882a593Smuzhiyun 		rate *= 128 * hwdata->params.p3;
625*4882a593Smuzhiyun 		m = hwdata->params.p1 * hwdata->params.p3;
626*4882a593Smuzhiyun 		m += hwdata->params.p2;
627*4882a593Smuzhiyun 		m += 512 * hwdata->params.p3;
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	if (m == 0)
631*4882a593Smuzhiyun 		return 0;
632*4882a593Smuzhiyun 	do_div(rate, m);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	dev_dbg(&hwdata->drvdata->client->dev,
635*4882a593Smuzhiyun 		"%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, m = %lu, parent_rate = %lu, rate = %lu\n",
636*4882a593Smuzhiyun 		__func__, clk_hw_get_name(hw),
637*4882a593Smuzhiyun 		hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
638*4882a593Smuzhiyun 		m, parent_rate, (unsigned long)rate);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	return (unsigned long)rate;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
si5351_msynth_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)643*4882a593Smuzhiyun static long si5351_msynth_round_rate(struct clk_hw *hw, unsigned long rate,
644*4882a593Smuzhiyun 				     unsigned long *parent_rate)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
647*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
648*4882a593Smuzhiyun 	unsigned long long lltmp;
649*4882a593Smuzhiyun 	unsigned long a, b, c;
650*4882a593Smuzhiyun 	int divby4;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	/* multisync6-7 can only handle freqencies < 150MHz */
653*4882a593Smuzhiyun 	if (hwdata->num >= 6 && rate > SI5351_MULTISYNTH67_MAX_FREQ)
654*4882a593Smuzhiyun 		rate = SI5351_MULTISYNTH67_MAX_FREQ;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	/* multisync frequency is 1MHz .. 160MHz */
657*4882a593Smuzhiyun 	if (rate > SI5351_MULTISYNTH_MAX_FREQ)
658*4882a593Smuzhiyun 		rate = SI5351_MULTISYNTH_MAX_FREQ;
659*4882a593Smuzhiyun 	if (rate < SI5351_MULTISYNTH_MIN_FREQ)
660*4882a593Smuzhiyun 		rate = SI5351_MULTISYNTH_MIN_FREQ;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	divby4 = 0;
663*4882a593Smuzhiyun 	if (rate > SI5351_MULTISYNTH_DIVBY4_FREQ)
664*4882a593Smuzhiyun 		divby4 = 1;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/* multisync can set pll */
667*4882a593Smuzhiyun 	if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
668*4882a593Smuzhiyun 		/*
669*4882a593Smuzhiyun 		 * find largest integer divider for max
670*4882a593Smuzhiyun 		 * vco frequency and given target rate
671*4882a593Smuzhiyun 		 */
672*4882a593Smuzhiyun 		if (divby4 == 0) {
673*4882a593Smuzhiyun 			lltmp = SI5351_PLL_VCO_MAX;
674*4882a593Smuzhiyun 			do_div(lltmp, rate);
675*4882a593Smuzhiyun 			a = (unsigned long)lltmp;
676*4882a593Smuzhiyun 		} else
677*4882a593Smuzhiyun 			a = 4;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 		b = 0;
680*4882a593Smuzhiyun 		c = 1;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		*parent_rate = a * rate;
683*4882a593Smuzhiyun 	} else if (hwdata->num >= 6) {
684*4882a593Smuzhiyun 		/* determine the closest integer divider */
685*4882a593Smuzhiyun 		a = DIV_ROUND_CLOSEST(*parent_rate, rate);
686*4882a593Smuzhiyun 		if (a < SI5351_MULTISYNTH_A_MIN)
687*4882a593Smuzhiyun 			a = SI5351_MULTISYNTH_A_MIN;
688*4882a593Smuzhiyun 		if (a > SI5351_MULTISYNTH67_A_MAX)
689*4882a593Smuzhiyun 			a = SI5351_MULTISYNTH67_A_MAX;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 		b = 0;
692*4882a593Smuzhiyun 		c = 1;
693*4882a593Smuzhiyun 	} else {
694*4882a593Smuzhiyun 		unsigned long rfrac, denom;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 		/* disable divby4 */
697*4882a593Smuzhiyun 		if (divby4) {
698*4882a593Smuzhiyun 			rate = SI5351_MULTISYNTH_DIVBY4_FREQ;
699*4882a593Smuzhiyun 			divby4 = 0;
700*4882a593Smuzhiyun 		}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 		/* determine integer part of divider equation */
703*4882a593Smuzhiyun 		a = *parent_rate / rate;
704*4882a593Smuzhiyun 		if (a < SI5351_MULTISYNTH_A_MIN)
705*4882a593Smuzhiyun 			a = SI5351_MULTISYNTH_A_MIN;
706*4882a593Smuzhiyun 		if (a > SI5351_MULTISYNTH_A_MAX)
707*4882a593Smuzhiyun 			a = SI5351_MULTISYNTH_A_MAX;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 		/* find best approximation for b/c = fVCO mod fOUT */
710*4882a593Smuzhiyun 		denom = 1000 * 1000;
711*4882a593Smuzhiyun 		lltmp = (*parent_rate) % rate;
712*4882a593Smuzhiyun 		lltmp *= denom;
713*4882a593Smuzhiyun 		do_div(lltmp, rate);
714*4882a593Smuzhiyun 		rfrac = (unsigned long)lltmp;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 		b = 0;
717*4882a593Smuzhiyun 		c = 1;
718*4882a593Smuzhiyun 		if (rfrac)
719*4882a593Smuzhiyun 			rational_best_approximation(rfrac, denom,
720*4882a593Smuzhiyun 			    SI5351_MULTISYNTH_B_MAX, SI5351_MULTISYNTH_C_MAX,
721*4882a593Smuzhiyun 			    &b, &c);
722*4882a593Smuzhiyun 	}
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	/* recalculate rate by fOUT = fIN / (a + b/c) */
725*4882a593Smuzhiyun 	lltmp  = *parent_rate;
726*4882a593Smuzhiyun 	lltmp *= c;
727*4882a593Smuzhiyun 	do_div(lltmp, a * c + b);
728*4882a593Smuzhiyun 	rate  = (unsigned long)lltmp;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	/* calculate parameters */
731*4882a593Smuzhiyun 	if (divby4) {
732*4882a593Smuzhiyun 		hwdata->params.p3 = 1;
733*4882a593Smuzhiyun 		hwdata->params.p2 = 0;
734*4882a593Smuzhiyun 		hwdata->params.p1 = 0;
735*4882a593Smuzhiyun 	} else if (hwdata->num >= 6) {
736*4882a593Smuzhiyun 		hwdata->params.p3 = 0;
737*4882a593Smuzhiyun 		hwdata->params.p2 = 0;
738*4882a593Smuzhiyun 		hwdata->params.p1 = a;
739*4882a593Smuzhiyun 	} else {
740*4882a593Smuzhiyun 		hwdata->params.p3  = c;
741*4882a593Smuzhiyun 		hwdata->params.p2  = (128 * b) % c;
742*4882a593Smuzhiyun 		hwdata->params.p1  = 128 * a;
743*4882a593Smuzhiyun 		hwdata->params.p1 += (128 * b / c);
744*4882a593Smuzhiyun 		hwdata->params.p1 -= 512;
745*4882a593Smuzhiyun 	}
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	dev_dbg(&hwdata->drvdata->client->dev,
748*4882a593Smuzhiyun 		"%s - %s: a = %lu, b = %lu, c = %lu, divby4 = %d, parent_rate = %lu, rate = %lu\n",
749*4882a593Smuzhiyun 		__func__, clk_hw_get_name(hw), a, b, c, divby4,
750*4882a593Smuzhiyun 		*parent_rate, rate);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	return rate;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
si5351_msynth_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)755*4882a593Smuzhiyun static int si5351_msynth_set_rate(struct clk_hw *hw, unsigned long rate,
756*4882a593Smuzhiyun 				  unsigned long parent_rate)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
759*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
760*4882a593Smuzhiyun 	u8 reg = si5351_msynth_params_address(hwdata->num);
761*4882a593Smuzhiyun 	int divby4 = 0;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	/* write multisynth parameters */
764*4882a593Smuzhiyun 	si5351_write_parameters(hwdata->drvdata, reg, &hwdata->params);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (rate > SI5351_MULTISYNTH_DIVBY4_FREQ)
767*4882a593Smuzhiyun 		divby4 = 1;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	/* enable/disable integer mode and divby4 on multisynth0-5 */
770*4882a593Smuzhiyun 	if (hwdata->num < 6) {
771*4882a593Smuzhiyun 		si5351_set_bits(hwdata->drvdata, reg + 2,
772*4882a593Smuzhiyun 				SI5351_OUTPUT_CLK_DIVBY4,
773*4882a593Smuzhiyun 				(divby4) ? SI5351_OUTPUT_CLK_DIVBY4 : 0);
774*4882a593Smuzhiyun 		si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
775*4882a593Smuzhiyun 			SI5351_CLK_INTEGER_MODE,
776*4882a593Smuzhiyun 			(hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0);
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	dev_dbg(&hwdata->drvdata->client->dev,
780*4882a593Smuzhiyun 		"%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, divby4 = %d, parent_rate = %lu, rate = %lu\n",
781*4882a593Smuzhiyun 		__func__, clk_hw_get_name(hw),
782*4882a593Smuzhiyun 		hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
783*4882a593Smuzhiyun 		divby4, parent_rate, rate);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	return 0;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun static const struct clk_ops si5351_msynth_ops = {
789*4882a593Smuzhiyun 	.set_parent = si5351_msynth_set_parent,
790*4882a593Smuzhiyun 	.get_parent = si5351_msynth_get_parent,
791*4882a593Smuzhiyun 	.recalc_rate = si5351_msynth_recalc_rate,
792*4882a593Smuzhiyun 	.round_rate = si5351_msynth_round_rate,
793*4882a593Smuzhiyun 	.set_rate = si5351_msynth_set_rate,
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun /*
797*4882a593Smuzhiyun  * Si5351 clkout divider
798*4882a593Smuzhiyun  */
_si5351_clkout_reparent(struct si5351_driver_data * drvdata,int num,enum si5351_clkout_src parent)799*4882a593Smuzhiyun static int _si5351_clkout_reparent(struct si5351_driver_data *drvdata,
800*4882a593Smuzhiyun 				   int num, enum si5351_clkout_src parent)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	u8 val;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	if (num > 8)
805*4882a593Smuzhiyun 		return -EINVAL;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	switch (parent) {
808*4882a593Smuzhiyun 	case SI5351_CLKOUT_SRC_MSYNTH_N:
809*4882a593Smuzhiyun 		val = SI5351_CLK_INPUT_MULTISYNTH_N;
810*4882a593Smuzhiyun 		break;
811*4882a593Smuzhiyun 	case SI5351_CLKOUT_SRC_MSYNTH_0_4:
812*4882a593Smuzhiyun 		/* clk0/clk4 can only connect to its own multisync */
813*4882a593Smuzhiyun 		if (num == 0 || num == 4)
814*4882a593Smuzhiyun 			val = SI5351_CLK_INPUT_MULTISYNTH_N;
815*4882a593Smuzhiyun 		else
816*4882a593Smuzhiyun 			val = SI5351_CLK_INPUT_MULTISYNTH_0_4;
817*4882a593Smuzhiyun 		break;
818*4882a593Smuzhiyun 	case SI5351_CLKOUT_SRC_XTAL:
819*4882a593Smuzhiyun 		val = SI5351_CLK_INPUT_XTAL;
820*4882a593Smuzhiyun 		break;
821*4882a593Smuzhiyun 	case SI5351_CLKOUT_SRC_CLKIN:
822*4882a593Smuzhiyun 		if (drvdata->variant != SI5351_VARIANT_C)
823*4882a593Smuzhiyun 			return -EINVAL;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 		val = SI5351_CLK_INPUT_CLKIN;
826*4882a593Smuzhiyun 		break;
827*4882a593Smuzhiyun 	default:
828*4882a593Smuzhiyun 		return 0;
829*4882a593Smuzhiyun 	}
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num,
832*4882a593Smuzhiyun 			SI5351_CLK_INPUT_MASK, val);
833*4882a593Smuzhiyun 	return 0;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun 
_si5351_clkout_set_drive_strength(struct si5351_driver_data * drvdata,int num,enum si5351_drive_strength drive)836*4882a593Smuzhiyun static int _si5351_clkout_set_drive_strength(
837*4882a593Smuzhiyun 	struct si5351_driver_data *drvdata, int num,
838*4882a593Smuzhiyun 	enum si5351_drive_strength drive)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun 	u8 mask;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	if (num > 8)
843*4882a593Smuzhiyun 		return -EINVAL;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	switch (drive) {
846*4882a593Smuzhiyun 	case SI5351_DRIVE_2MA:
847*4882a593Smuzhiyun 		mask = SI5351_CLK_DRIVE_STRENGTH_2MA;
848*4882a593Smuzhiyun 		break;
849*4882a593Smuzhiyun 	case SI5351_DRIVE_4MA:
850*4882a593Smuzhiyun 		mask = SI5351_CLK_DRIVE_STRENGTH_4MA;
851*4882a593Smuzhiyun 		break;
852*4882a593Smuzhiyun 	case SI5351_DRIVE_6MA:
853*4882a593Smuzhiyun 		mask = SI5351_CLK_DRIVE_STRENGTH_6MA;
854*4882a593Smuzhiyun 		break;
855*4882a593Smuzhiyun 	case SI5351_DRIVE_8MA:
856*4882a593Smuzhiyun 		mask = SI5351_CLK_DRIVE_STRENGTH_8MA;
857*4882a593Smuzhiyun 		break;
858*4882a593Smuzhiyun 	default:
859*4882a593Smuzhiyun 		return 0;
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num,
863*4882a593Smuzhiyun 			SI5351_CLK_DRIVE_STRENGTH_MASK, mask);
864*4882a593Smuzhiyun 	return 0;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
_si5351_clkout_set_disable_state(struct si5351_driver_data * drvdata,int num,enum si5351_disable_state state)867*4882a593Smuzhiyun static int _si5351_clkout_set_disable_state(
868*4882a593Smuzhiyun 	struct si5351_driver_data *drvdata, int num,
869*4882a593Smuzhiyun 	enum si5351_disable_state state)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	u8 reg = (num < 4) ? SI5351_CLK3_0_DISABLE_STATE :
872*4882a593Smuzhiyun 		SI5351_CLK7_4_DISABLE_STATE;
873*4882a593Smuzhiyun 	u8 shift = (num < 4) ? (2 * num) : (2 * (num-4));
874*4882a593Smuzhiyun 	u8 mask = SI5351_CLK_DISABLE_STATE_MASK << shift;
875*4882a593Smuzhiyun 	u8 val;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	if (num > 8)
878*4882a593Smuzhiyun 		return -EINVAL;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	switch (state) {
881*4882a593Smuzhiyun 	case SI5351_DISABLE_LOW:
882*4882a593Smuzhiyun 		val = SI5351_CLK_DISABLE_STATE_LOW;
883*4882a593Smuzhiyun 		break;
884*4882a593Smuzhiyun 	case SI5351_DISABLE_HIGH:
885*4882a593Smuzhiyun 		val = SI5351_CLK_DISABLE_STATE_HIGH;
886*4882a593Smuzhiyun 		break;
887*4882a593Smuzhiyun 	case SI5351_DISABLE_FLOATING:
888*4882a593Smuzhiyun 		val = SI5351_CLK_DISABLE_STATE_FLOAT;
889*4882a593Smuzhiyun 		break;
890*4882a593Smuzhiyun 	case SI5351_DISABLE_NEVER:
891*4882a593Smuzhiyun 		val = SI5351_CLK_DISABLE_STATE_NEVER;
892*4882a593Smuzhiyun 		break;
893*4882a593Smuzhiyun 	default:
894*4882a593Smuzhiyun 		return 0;
895*4882a593Smuzhiyun 	}
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	si5351_set_bits(drvdata, reg, mask, val << shift);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	return 0;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
_si5351_clkout_reset_pll(struct si5351_driver_data * drvdata,int num)902*4882a593Smuzhiyun static void _si5351_clkout_reset_pll(struct si5351_driver_data *drvdata, int num)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun 	u8 val = si5351_reg_read(drvdata, SI5351_CLK0_CTRL + num);
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	switch (val & SI5351_CLK_INPUT_MASK) {
907*4882a593Smuzhiyun 	case SI5351_CLK_INPUT_XTAL:
908*4882a593Smuzhiyun 	case SI5351_CLK_INPUT_CLKIN:
909*4882a593Smuzhiyun 		return;  /* pll not used, no need to reset */
910*4882a593Smuzhiyun 	}
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	si5351_reg_write(drvdata, SI5351_PLL_RESET,
913*4882a593Smuzhiyun 			 val & SI5351_CLK_PLL_SELECT ? SI5351_PLL_RESET_B :
914*4882a593Smuzhiyun 						       SI5351_PLL_RESET_A);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	dev_dbg(&drvdata->client->dev, "%s - %s: pll = %d\n",
917*4882a593Smuzhiyun 		__func__, clk_hw_get_name(&drvdata->clkout[num].hw),
918*4882a593Smuzhiyun 		(val & SI5351_CLK_PLL_SELECT) ? 1 : 0);
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun 
si5351_clkout_prepare(struct clk_hw * hw)921*4882a593Smuzhiyun static int si5351_clkout_prepare(struct clk_hw *hw)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
924*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
925*4882a593Smuzhiyun 	struct si5351_platform_data *pdata =
926*4882a593Smuzhiyun 		hwdata->drvdata->client->dev.platform_data;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
929*4882a593Smuzhiyun 			SI5351_CLK_POWERDOWN, 0);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	/*
932*4882a593Smuzhiyun 	 * Do a pll soft reset on the parent pll -- needed to get a
933*4882a593Smuzhiyun 	 * deterministic phase relationship between the output clocks.
934*4882a593Smuzhiyun 	 */
935*4882a593Smuzhiyun 	if (pdata->clkout[hwdata->num].pll_reset)
936*4882a593Smuzhiyun 		_si5351_clkout_reset_pll(hwdata->drvdata, hwdata->num);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	si5351_set_bits(hwdata->drvdata, SI5351_OUTPUT_ENABLE_CTRL,
939*4882a593Smuzhiyun 			(1 << hwdata->num), 0);
940*4882a593Smuzhiyun 	return 0;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
si5351_clkout_unprepare(struct clk_hw * hw)943*4882a593Smuzhiyun static void si5351_clkout_unprepare(struct clk_hw *hw)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
946*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
949*4882a593Smuzhiyun 			SI5351_CLK_POWERDOWN, SI5351_CLK_POWERDOWN);
950*4882a593Smuzhiyun 	si5351_set_bits(hwdata->drvdata, SI5351_OUTPUT_ENABLE_CTRL,
951*4882a593Smuzhiyun 			(1 << hwdata->num), (1 << hwdata->num));
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
si5351_clkout_get_parent(struct clk_hw * hw)954*4882a593Smuzhiyun static u8 si5351_clkout_get_parent(struct clk_hw *hw)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
957*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
958*4882a593Smuzhiyun 	int index = 0;
959*4882a593Smuzhiyun 	unsigned char val;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	val = si5351_reg_read(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num);
962*4882a593Smuzhiyun 	switch (val & SI5351_CLK_INPUT_MASK) {
963*4882a593Smuzhiyun 	case SI5351_CLK_INPUT_MULTISYNTH_N:
964*4882a593Smuzhiyun 		index = 0;
965*4882a593Smuzhiyun 		break;
966*4882a593Smuzhiyun 	case SI5351_CLK_INPUT_MULTISYNTH_0_4:
967*4882a593Smuzhiyun 		index = 1;
968*4882a593Smuzhiyun 		break;
969*4882a593Smuzhiyun 	case SI5351_CLK_INPUT_XTAL:
970*4882a593Smuzhiyun 		index = 2;
971*4882a593Smuzhiyun 		break;
972*4882a593Smuzhiyun 	case SI5351_CLK_INPUT_CLKIN:
973*4882a593Smuzhiyun 		index = 3;
974*4882a593Smuzhiyun 		break;
975*4882a593Smuzhiyun 	}
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	return index;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
si5351_clkout_set_parent(struct clk_hw * hw,u8 index)980*4882a593Smuzhiyun static int si5351_clkout_set_parent(struct clk_hw *hw, u8 index)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
983*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
984*4882a593Smuzhiyun 	enum si5351_clkout_src parent = SI5351_CLKOUT_SRC_DEFAULT;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	switch (index) {
987*4882a593Smuzhiyun 	case 0:
988*4882a593Smuzhiyun 		parent = SI5351_CLKOUT_SRC_MSYNTH_N;
989*4882a593Smuzhiyun 		break;
990*4882a593Smuzhiyun 	case 1:
991*4882a593Smuzhiyun 		parent = SI5351_CLKOUT_SRC_MSYNTH_0_4;
992*4882a593Smuzhiyun 		break;
993*4882a593Smuzhiyun 	case 2:
994*4882a593Smuzhiyun 		parent = SI5351_CLKOUT_SRC_XTAL;
995*4882a593Smuzhiyun 		break;
996*4882a593Smuzhiyun 	case 3:
997*4882a593Smuzhiyun 		parent = SI5351_CLKOUT_SRC_CLKIN;
998*4882a593Smuzhiyun 		break;
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	return _si5351_clkout_reparent(hwdata->drvdata, hwdata->num, parent);
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun 
si5351_clkout_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)1004*4882a593Smuzhiyun static unsigned long si5351_clkout_recalc_rate(struct clk_hw *hw,
1005*4882a593Smuzhiyun 					       unsigned long parent_rate)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
1008*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
1009*4882a593Smuzhiyun 	unsigned char reg;
1010*4882a593Smuzhiyun 	unsigned char rdiv;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	if (hwdata->num <= 5)
1013*4882a593Smuzhiyun 		reg = si5351_msynth_params_address(hwdata->num) + 2;
1014*4882a593Smuzhiyun 	else
1015*4882a593Smuzhiyun 		reg = SI5351_CLK6_7_OUTPUT_DIVIDER;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	rdiv = si5351_reg_read(hwdata->drvdata, reg);
1018*4882a593Smuzhiyun 	if (hwdata->num == 6) {
1019*4882a593Smuzhiyun 		rdiv &= SI5351_OUTPUT_CLK6_DIV_MASK;
1020*4882a593Smuzhiyun 	} else {
1021*4882a593Smuzhiyun 		rdiv &= SI5351_OUTPUT_CLK_DIV_MASK;
1022*4882a593Smuzhiyun 		rdiv >>= SI5351_OUTPUT_CLK_DIV_SHIFT;
1023*4882a593Smuzhiyun 	}
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	return parent_rate >> rdiv;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun 
si5351_clkout_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)1028*4882a593Smuzhiyun static long si5351_clkout_round_rate(struct clk_hw *hw, unsigned long rate,
1029*4882a593Smuzhiyun 				     unsigned long *parent_rate)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
1032*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
1033*4882a593Smuzhiyun 	unsigned char rdiv;
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	/* clkout6/7 can only handle output freqencies < 150MHz */
1036*4882a593Smuzhiyun 	if (hwdata->num >= 6 && rate > SI5351_CLKOUT67_MAX_FREQ)
1037*4882a593Smuzhiyun 		rate = SI5351_CLKOUT67_MAX_FREQ;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	/* clkout freqency is 8kHz - 160MHz */
1040*4882a593Smuzhiyun 	if (rate > SI5351_CLKOUT_MAX_FREQ)
1041*4882a593Smuzhiyun 		rate = SI5351_CLKOUT_MAX_FREQ;
1042*4882a593Smuzhiyun 	if (rate < SI5351_CLKOUT_MIN_FREQ)
1043*4882a593Smuzhiyun 		rate = SI5351_CLKOUT_MIN_FREQ;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	/* request frequency if multisync master */
1046*4882a593Smuzhiyun 	if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
1047*4882a593Smuzhiyun 		/* use r divider for frequencies below 1MHz */
1048*4882a593Smuzhiyun 		rdiv = SI5351_OUTPUT_CLK_DIV_1;
1049*4882a593Smuzhiyun 		while (rate < SI5351_MULTISYNTH_MIN_FREQ &&
1050*4882a593Smuzhiyun 		       rdiv < SI5351_OUTPUT_CLK_DIV_128) {
1051*4882a593Smuzhiyun 			rdiv += 1;
1052*4882a593Smuzhiyun 			rate *= 2;
1053*4882a593Smuzhiyun 		}
1054*4882a593Smuzhiyun 		*parent_rate = rate;
1055*4882a593Smuzhiyun 	} else {
1056*4882a593Smuzhiyun 		unsigned long new_rate, new_err, err;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 		/* round to closed rdiv */
1059*4882a593Smuzhiyun 		rdiv = SI5351_OUTPUT_CLK_DIV_1;
1060*4882a593Smuzhiyun 		new_rate = *parent_rate;
1061*4882a593Smuzhiyun 		err = abs(new_rate - rate);
1062*4882a593Smuzhiyun 		do {
1063*4882a593Smuzhiyun 			new_rate >>= 1;
1064*4882a593Smuzhiyun 			new_err = abs(new_rate - rate);
1065*4882a593Smuzhiyun 			if (new_err > err || rdiv == SI5351_OUTPUT_CLK_DIV_128)
1066*4882a593Smuzhiyun 				break;
1067*4882a593Smuzhiyun 			rdiv++;
1068*4882a593Smuzhiyun 			err = new_err;
1069*4882a593Smuzhiyun 		} while (1);
1070*4882a593Smuzhiyun 	}
1071*4882a593Smuzhiyun 	rate = *parent_rate >> rdiv;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	dev_dbg(&hwdata->drvdata->client->dev,
1074*4882a593Smuzhiyun 		"%s - %s: rdiv = %u, parent_rate = %lu, rate = %lu\n",
1075*4882a593Smuzhiyun 		__func__, clk_hw_get_name(hw), (1 << rdiv),
1076*4882a593Smuzhiyun 		*parent_rate, rate);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	return rate;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun 
si5351_clkout_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)1081*4882a593Smuzhiyun static int si5351_clkout_set_rate(struct clk_hw *hw, unsigned long rate,
1082*4882a593Smuzhiyun 				  unsigned long parent_rate)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun 	struct si5351_hw_data *hwdata =
1085*4882a593Smuzhiyun 		container_of(hw, struct si5351_hw_data, hw);
1086*4882a593Smuzhiyun 	unsigned long new_rate, new_err, err;
1087*4882a593Smuzhiyun 	unsigned char rdiv;
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	/* round to closed rdiv */
1090*4882a593Smuzhiyun 	rdiv = SI5351_OUTPUT_CLK_DIV_1;
1091*4882a593Smuzhiyun 	new_rate = parent_rate;
1092*4882a593Smuzhiyun 	err = abs(new_rate - rate);
1093*4882a593Smuzhiyun 	do {
1094*4882a593Smuzhiyun 		new_rate >>= 1;
1095*4882a593Smuzhiyun 		new_err = abs(new_rate - rate);
1096*4882a593Smuzhiyun 		if (new_err > err || rdiv == SI5351_OUTPUT_CLK_DIV_128)
1097*4882a593Smuzhiyun 			break;
1098*4882a593Smuzhiyun 		rdiv++;
1099*4882a593Smuzhiyun 		err = new_err;
1100*4882a593Smuzhiyun 	} while (1);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	/* write output divider */
1103*4882a593Smuzhiyun 	switch (hwdata->num) {
1104*4882a593Smuzhiyun 	case 6:
1105*4882a593Smuzhiyun 		si5351_set_bits(hwdata->drvdata, SI5351_CLK6_7_OUTPUT_DIVIDER,
1106*4882a593Smuzhiyun 				SI5351_OUTPUT_CLK6_DIV_MASK, rdiv);
1107*4882a593Smuzhiyun 		break;
1108*4882a593Smuzhiyun 	case 7:
1109*4882a593Smuzhiyun 		si5351_set_bits(hwdata->drvdata, SI5351_CLK6_7_OUTPUT_DIVIDER,
1110*4882a593Smuzhiyun 				SI5351_OUTPUT_CLK_DIV_MASK,
1111*4882a593Smuzhiyun 				rdiv << SI5351_OUTPUT_CLK_DIV_SHIFT);
1112*4882a593Smuzhiyun 		break;
1113*4882a593Smuzhiyun 	default:
1114*4882a593Smuzhiyun 		si5351_set_bits(hwdata->drvdata,
1115*4882a593Smuzhiyun 				si5351_msynth_params_address(hwdata->num) + 2,
1116*4882a593Smuzhiyun 				SI5351_OUTPUT_CLK_DIV_MASK,
1117*4882a593Smuzhiyun 				rdiv << SI5351_OUTPUT_CLK_DIV_SHIFT);
1118*4882a593Smuzhiyun 	}
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	/* powerup clkout */
1121*4882a593Smuzhiyun 	si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
1122*4882a593Smuzhiyun 			SI5351_CLK_POWERDOWN, 0);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	dev_dbg(&hwdata->drvdata->client->dev,
1125*4882a593Smuzhiyun 		"%s - %s: rdiv = %u, parent_rate = %lu, rate = %lu\n",
1126*4882a593Smuzhiyun 		__func__, clk_hw_get_name(hw), (1 << rdiv),
1127*4882a593Smuzhiyun 		parent_rate, rate);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	return 0;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun static const struct clk_ops si5351_clkout_ops = {
1133*4882a593Smuzhiyun 	.prepare = si5351_clkout_prepare,
1134*4882a593Smuzhiyun 	.unprepare = si5351_clkout_unprepare,
1135*4882a593Smuzhiyun 	.set_parent = si5351_clkout_set_parent,
1136*4882a593Smuzhiyun 	.get_parent = si5351_clkout_get_parent,
1137*4882a593Smuzhiyun 	.recalc_rate = si5351_clkout_recalc_rate,
1138*4882a593Smuzhiyun 	.round_rate = si5351_clkout_round_rate,
1139*4882a593Smuzhiyun 	.set_rate = si5351_clkout_set_rate,
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun /*
1143*4882a593Smuzhiyun  * Si5351 i2c probe and DT
1144*4882a593Smuzhiyun  */
1145*4882a593Smuzhiyun #ifdef CONFIG_OF
1146*4882a593Smuzhiyun static const struct of_device_id si5351_dt_ids[] = {
1147*4882a593Smuzhiyun 	{ .compatible = "silabs,si5351a", .data = (void *)SI5351_VARIANT_A, },
1148*4882a593Smuzhiyun 	{ .compatible = "silabs,si5351a-msop",
1149*4882a593Smuzhiyun 					 .data = (void *)SI5351_VARIANT_A3, },
1150*4882a593Smuzhiyun 	{ .compatible = "silabs,si5351b", .data = (void *)SI5351_VARIANT_B, },
1151*4882a593Smuzhiyun 	{ .compatible = "silabs,si5351c", .data = (void *)SI5351_VARIANT_C, },
1152*4882a593Smuzhiyun 	{ }
1153*4882a593Smuzhiyun };
1154*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, si5351_dt_ids);
1155*4882a593Smuzhiyun 
si5351_dt_parse(struct i2c_client * client,enum si5351_variant variant)1156*4882a593Smuzhiyun static int si5351_dt_parse(struct i2c_client *client,
1157*4882a593Smuzhiyun 			   enum si5351_variant variant)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun 	struct device_node *child, *np = client->dev.of_node;
1160*4882a593Smuzhiyun 	struct si5351_platform_data *pdata;
1161*4882a593Smuzhiyun 	struct property *prop;
1162*4882a593Smuzhiyun 	const __be32 *p;
1163*4882a593Smuzhiyun 	int num = 0;
1164*4882a593Smuzhiyun 	u32 val;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	if (np == NULL)
1167*4882a593Smuzhiyun 		return 0;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	pdata = devm_kzalloc(&client->dev, sizeof(*pdata), GFP_KERNEL);
1170*4882a593Smuzhiyun 	if (!pdata)
1171*4882a593Smuzhiyun 		return -ENOMEM;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	/*
1174*4882a593Smuzhiyun 	 * property silabs,pll-source : <num src>, [<..>]
1175*4882a593Smuzhiyun 	 * allow to selectively set pll source
1176*4882a593Smuzhiyun 	 */
1177*4882a593Smuzhiyun 	of_property_for_each_u32(np, "silabs,pll-source", prop, p, num) {
1178*4882a593Smuzhiyun 		if (num >= 2) {
1179*4882a593Smuzhiyun 			dev_err(&client->dev,
1180*4882a593Smuzhiyun 				"invalid pll %d on pll-source prop\n", num);
1181*4882a593Smuzhiyun 			return -EINVAL;
1182*4882a593Smuzhiyun 		}
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 		p = of_prop_next_u32(prop, p, &val);
1185*4882a593Smuzhiyun 		if (!p) {
1186*4882a593Smuzhiyun 			dev_err(&client->dev,
1187*4882a593Smuzhiyun 				"missing pll-source for pll %d\n", num);
1188*4882a593Smuzhiyun 			return -EINVAL;
1189*4882a593Smuzhiyun 		}
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 		switch (val) {
1192*4882a593Smuzhiyun 		case 0:
1193*4882a593Smuzhiyun 			pdata->pll_src[num] = SI5351_PLL_SRC_XTAL;
1194*4882a593Smuzhiyun 			break;
1195*4882a593Smuzhiyun 		case 1:
1196*4882a593Smuzhiyun 			if (variant != SI5351_VARIANT_C) {
1197*4882a593Smuzhiyun 				dev_err(&client->dev,
1198*4882a593Smuzhiyun 					"invalid parent %d for pll %d\n",
1199*4882a593Smuzhiyun 					val, num);
1200*4882a593Smuzhiyun 				return -EINVAL;
1201*4882a593Smuzhiyun 			}
1202*4882a593Smuzhiyun 			pdata->pll_src[num] = SI5351_PLL_SRC_CLKIN;
1203*4882a593Smuzhiyun 			break;
1204*4882a593Smuzhiyun 		default:
1205*4882a593Smuzhiyun 			dev_err(&client->dev,
1206*4882a593Smuzhiyun 				 "invalid parent %d for pll %d\n", val, num);
1207*4882a593Smuzhiyun 			return -EINVAL;
1208*4882a593Smuzhiyun 		}
1209*4882a593Smuzhiyun 	}
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	/* per clkout properties */
1212*4882a593Smuzhiyun 	for_each_child_of_node(np, child) {
1213*4882a593Smuzhiyun 		if (of_property_read_u32(child, "reg", &num)) {
1214*4882a593Smuzhiyun 			dev_err(&client->dev, "missing reg property of %pOFn\n",
1215*4882a593Smuzhiyun 				child);
1216*4882a593Smuzhiyun 			goto put_child;
1217*4882a593Smuzhiyun 		}
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 		if (num >= 8 ||
1220*4882a593Smuzhiyun 		    (variant == SI5351_VARIANT_A3 && num >= 3)) {
1221*4882a593Smuzhiyun 			dev_err(&client->dev, "invalid clkout %d\n", num);
1222*4882a593Smuzhiyun 			goto put_child;
1223*4882a593Smuzhiyun 		}
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 		if (!of_property_read_u32(child, "silabs,multisynth-source",
1226*4882a593Smuzhiyun 					  &val)) {
1227*4882a593Smuzhiyun 			switch (val) {
1228*4882a593Smuzhiyun 			case 0:
1229*4882a593Smuzhiyun 				pdata->clkout[num].multisynth_src =
1230*4882a593Smuzhiyun 					SI5351_MULTISYNTH_SRC_VCO0;
1231*4882a593Smuzhiyun 				break;
1232*4882a593Smuzhiyun 			case 1:
1233*4882a593Smuzhiyun 				pdata->clkout[num].multisynth_src =
1234*4882a593Smuzhiyun 					SI5351_MULTISYNTH_SRC_VCO1;
1235*4882a593Smuzhiyun 				break;
1236*4882a593Smuzhiyun 			default:
1237*4882a593Smuzhiyun 				dev_err(&client->dev,
1238*4882a593Smuzhiyun 					"invalid parent %d for multisynth %d\n",
1239*4882a593Smuzhiyun 					val, num);
1240*4882a593Smuzhiyun 				goto put_child;
1241*4882a593Smuzhiyun 			}
1242*4882a593Smuzhiyun 		}
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 		if (!of_property_read_u32(child, "silabs,clock-source", &val)) {
1245*4882a593Smuzhiyun 			switch (val) {
1246*4882a593Smuzhiyun 			case 0:
1247*4882a593Smuzhiyun 				pdata->clkout[num].clkout_src =
1248*4882a593Smuzhiyun 					SI5351_CLKOUT_SRC_MSYNTH_N;
1249*4882a593Smuzhiyun 				break;
1250*4882a593Smuzhiyun 			case 1:
1251*4882a593Smuzhiyun 				pdata->clkout[num].clkout_src =
1252*4882a593Smuzhiyun 					SI5351_CLKOUT_SRC_MSYNTH_0_4;
1253*4882a593Smuzhiyun 				break;
1254*4882a593Smuzhiyun 			case 2:
1255*4882a593Smuzhiyun 				pdata->clkout[num].clkout_src =
1256*4882a593Smuzhiyun 					SI5351_CLKOUT_SRC_XTAL;
1257*4882a593Smuzhiyun 				break;
1258*4882a593Smuzhiyun 			case 3:
1259*4882a593Smuzhiyun 				if (variant != SI5351_VARIANT_C) {
1260*4882a593Smuzhiyun 					dev_err(&client->dev,
1261*4882a593Smuzhiyun 						"invalid parent %d for clkout %d\n",
1262*4882a593Smuzhiyun 						val, num);
1263*4882a593Smuzhiyun 					goto put_child;
1264*4882a593Smuzhiyun 				}
1265*4882a593Smuzhiyun 				pdata->clkout[num].clkout_src =
1266*4882a593Smuzhiyun 					SI5351_CLKOUT_SRC_CLKIN;
1267*4882a593Smuzhiyun 				break;
1268*4882a593Smuzhiyun 			default:
1269*4882a593Smuzhiyun 				dev_err(&client->dev,
1270*4882a593Smuzhiyun 					"invalid parent %d for clkout %d\n",
1271*4882a593Smuzhiyun 					val, num);
1272*4882a593Smuzhiyun 				goto put_child;
1273*4882a593Smuzhiyun 			}
1274*4882a593Smuzhiyun 		}
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 		if (!of_property_read_u32(child, "silabs,drive-strength",
1277*4882a593Smuzhiyun 					  &val)) {
1278*4882a593Smuzhiyun 			switch (val) {
1279*4882a593Smuzhiyun 			case SI5351_DRIVE_2MA:
1280*4882a593Smuzhiyun 			case SI5351_DRIVE_4MA:
1281*4882a593Smuzhiyun 			case SI5351_DRIVE_6MA:
1282*4882a593Smuzhiyun 			case SI5351_DRIVE_8MA:
1283*4882a593Smuzhiyun 				pdata->clkout[num].drive = val;
1284*4882a593Smuzhiyun 				break;
1285*4882a593Smuzhiyun 			default:
1286*4882a593Smuzhiyun 				dev_err(&client->dev,
1287*4882a593Smuzhiyun 					"invalid drive strength %d for clkout %d\n",
1288*4882a593Smuzhiyun 					val, num);
1289*4882a593Smuzhiyun 				goto put_child;
1290*4882a593Smuzhiyun 			}
1291*4882a593Smuzhiyun 		}
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 		if (!of_property_read_u32(child, "silabs,disable-state",
1294*4882a593Smuzhiyun 					  &val)) {
1295*4882a593Smuzhiyun 			switch (val) {
1296*4882a593Smuzhiyun 			case 0:
1297*4882a593Smuzhiyun 				pdata->clkout[num].disable_state =
1298*4882a593Smuzhiyun 					SI5351_DISABLE_LOW;
1299*4882a593Smuzhiyun 				break;
1300*4882a593Smuzhiyun 			case 1:
1301*4882a593Smuzhiyun 				pdata->clkout[num].disable_state =
1302*4882a593Smuzhiyun 					SI5351_DISABLE_HIGH;
1303*4882a593Smuzhiyun 				break;
1304*4882a593Smuzhiyun 			case 2:
1305*4882a593Smuzhiyun 				pdata->clkout[num].disable_state =
1306*4882a593Smuzhiyun 					SI5351_DISABLE_FLOATING;
1307*4882a593Smuzhiyun 				break;
1308*4882a593Smuzhiyun 			case 3:
1309*4882a593Smuzhiyun 				pdata->clkout[num].disable_state =
1310*4882a593Smuzhiyun 					SI5351_DISABLE_NEVER;
1311*4882a593Smuzhiyun 				break;
1312*4882a593Smuzhiyun 			default:
1313*4882a593Smuzhiyun 				dev_err(&client->dev,
1314*4882a593Smuzhiyun 					"invalid disable state %d for clkout %d\n",
1315*4882a593Smuzhiyun 					val, num);
1316*4882a593Smuzhiyun 				goto put_child;
1317*4882a593Smuzhiyun 			}
1318*4882a593Smuzhiyun 		}
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 		if (!of_property_read_u32(child, "clock-frequency", &val))
1321*4882a593Smuzhiyun 			pdata->clkout[num].rate = val;
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 		pdata->clkout[num].pll_master =
1324*4882a593Smuzhiyun 			of_property_read_bool(child, "silabs,pll-master");
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 		pdata->clkout[num].pll_reset =
1327*4882a593Smuzhiyun 			of_property_read_bool(child, "silabs,pll-reset");
1328*4882a593Smuzhiyun 	}
1329*4882a593Smuzhiyun 	client->dev.platform_data = pdata;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	return 0;
1332*4882a593Smuzhiyun put_child:
1333*4882a593Smuzhiyun 	of_node_put(child);
1334*4882a593Smuzhiyun 	return -EINVAL;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun static struct clk_hw *
si53351_of_clk_get(struct of_phandle_args * clkspec,void * data)1338*4882a593Smuzhiyun si53351_of_clk_get(struct of_phandle_args *clkspec, void *data)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun 	struct si5351_driver_data *drvdata = data;
1341*4882a593Smuzhiyun 	unsigned int idx = clkspec->args[0];
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	if (idx >= drvdata->num_clkout) {
1344*4882a593Smuzhiyun 		pr_err("%s: invalid index %u\n", __func__, idx);
1345*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1346*4882a593Smuzhiyun 	}
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	return &drvdata->clkout[idx].hw;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun #else
si5351_dt_parse(struct i2c_client * client,enum si5351_variant variant)1351*4882a593Smuzhiyun static int si5351_dt_parse(struct i2c_client *client, enum si5351_variant variant)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun 	return 0;
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun static struct clk_hw *
si53351_of_clk_get(struct of_phandle_args * clkspec,void * data)1357*4882a593Smuzhiyun si53351_of_clk_get(struct of_phandle_args *clkspec, void *data)
1358*4882a593Smuzhiyun {
1359*4882a593Smuzhiyun 	return NULL;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun #endif /* CONFIG_OF */
1362*4882a593Smuzhiyun 
si5351_i2c_probe(struct i2c_client * client,const struct i2c_device_id * id)1363*4882a593Smuzhiyun static int si5351_i2c_probe(struct i2c_client *client,
1364*4882a593Smuzhiyun 			    const struct i2c_device_id *id)
1365*4882a593Smuzhiyun {
1366*4882a593Smuzhiyun 	enum si5351_variant variant = (enum si5351_variant)id->driver_data;
1367*4882a593Smuzhiyun 	struct si5351_platform_data *pdata;
1368*4882a593Smuzhiyun 	struct si5351_driver_data *drvdata;
1369*4882a593Smuzhiyun 	struct clk_init_data init;
1370*4882a593Smuzhiyun 	const char *parent_names[4];
1371*4882a593Smuzhiyun 	u8 num_parents, num_clocks;
1372*4882a593Smuzhiyun 	int ret, n;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	ret = si5351_dt_parse(client, variant);
1375*4882a593Smuzhiyun 	if (ret)
1376*4882a593Smuzhiyun 		return ret;
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	pdata = client->dev.platform_data;
1379*4882a593Smuzhiyun 	if (!pdata)
1380*4882a593Smuzhiyun 		return -EINVAL;
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	drvdata = devm_kzalloc(&client->dev, sizeof(*drvdata), GFP_KERNEL);
1383*4882a593Smuzhiyun 	if (!drvdata)
1384*4882a593Smuzhiyun 		return -ENOMEM;
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	i2c_set_clientdata(client, drvdata);
1387*4882a593Smuzhiyun 	drvdata->client = client;
1388*4882a593Smuzhiyun 	drvdata->variant = variant;
1389*4882a593Smuzhiyun 	drvdata->pxtal = devm_clk_get(&client->dev, "xtal");
1390*4882a593Smuzhiyun 	drvdata->pclkin = devm_clk_get(&client->dev, "clkin");
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	if (PTR_ERR(drvdata->pxtal) == -EPROBE_DEFER ||
1393*4882a593Smuzhiyun 	    PTR_ERR(drvdata->pclkin) == -EPROBE_DEFER)
1394*4882a593Smuzhiyun 		return -EPROBE_DEFER;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	/*
1397*4882a593Smuzhiyun 	 * Check for valid parent clock: VARIANT_A and VARIANT_B need XTAL,
1398*4882a593Smuzhiyun 	 *   VARIANT_C can have CLKIN instead.
1399*4882a593Smuzhiyun 	 */
1400*4882a593Smuzhiyun 	if (IS_ERR(drvdata->pxtal) &&
1401*4882a593Smuzhiyun 	    (drvdata->variant != SI5351_VARIANT_C || IS_ERR(drvdata->pclkin))) {
1402*4882a593Smuzhiyun 		dev_err(&client->dev, "missing parent clock\n");
1403*4882a593Smuzhiyun 		return -EINVAL;
1404*4882a593Smuzhiyun 	}
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	drvdata->regmap = devm_regmap_init_i2c(client, &si5351_regmap_config);
1407*4882a593Smuzhiyun 	if (IS_ERR(drvdata->regmap)) {
1408*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to allocate register map\n");
1409*4882a593Smuzhiyun 		return PTR_ERR(drvdata->regmap);
1410*4882a593Smuzhiyun 	}
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	/* Disable interrupts */
1413*4882a593Smuzhiyun 	si5351_reg_write(drvdata, SI5351_INTERRUPT_MASK, 0xf0);
1414*4882a593Smuzhiyun 	/* Ensure pll select is on XTAL for Si5351A/B */
1415*4882a593Smuzhiyun 	if (drvdata->variant != SI5351_VARIANT_C)
1416*4882a593Smuzhiyun 		si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE,
1417*4882a593Smuzhiyun 				SI5351_PLLA_SOURCE | SI5351_PLLB_SOURCE, 0);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	/* setup clock configuration */
1420*4882a593Smuzhiyun 	for (n = 0; n < 2; n++) {
1421*4882a593Smuzhiyun 		ret = _si5351_pll_reparent(drvdata, n, pdata->pll_src[n]);
1422*4882a593Smuzhiyun 		if (ret) {
1423*4882a593Smuzhiyun 			dev_err(&client->dev,
1424*4882a593Smuzhiyun 				"failed to reparent pll %d to %d\n",
1425*4882a593Smuzhiyun 				n, pdata->pll_src[n]);
1426*4882a593Smuzhiyun 			return ret;
1427*4882a593Smuzhiyun 		}
1428*4882a593Smuzhiyun 	}
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	for (n = 0; n < 8; n++) {
1431*4882a593Smuzhiyun 		ret = _si5351_msynth_reparent(drvdata, n,
1432*4882a593Smuzhiyun 					      pdata->clkout[n].multisynth_src);
1433*4882a593Smuzhiyun 		if (ret) {
1434*4882a593Smuzhiyun 			dev_err(&client->dev,
1435*4882a593Smuzhiyun 				"failed to reparent multisynth %d to %d\n",
1436*4882a593Smuzhiyun 				n, pdata->clkout[n].multisynth_src);
1437*4882a593Smuzhiyun 			return ret;
1438*4882a593Smuzhiyun 		}
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 		ret = _si5351_clkout_reparent(drvdata, n,
1441*4882a593Smuzhiyun 					      pdata->clkout[n].clkout_src);
1442*4882a593Smuzhiyun 		if (ret) {
1443*4882a593Smuzhiyun 			dev_err(&client->dev,
1444*4882a593Smuzhiyun 				"failed to reparent clkout %d to %d\n",
1445*4882a593Smuzhiyun 				n, pdata->clkout[n].clkout_src);
1446*4882a593Smuzhiyun 			return ret;
1447*4882a593Smuzhiyun 		}
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 		ret = _si5351_clkout_set_drive_strength(drvdata, n,
1450*4882a593Smuzhiyun 							pdata->clkout[n].drive);
1451*4882a593Smuzhiyun 		if (ret) {
1452*4882a593Smuzhiyun 			dev_err(&client->dev,
1453*4882a593Smuzhiyun 				"failed set drive strength of clkout%d to %d\n",
1454*4882a593Smuzhiyun 				n, pdata->clkout[n].drive);
1455*4882a593Smuzhiyun 			return ret;
1456*4882a593Smuzhiyun 		}
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 		ret = _si5351_clkout_set_disable_state(drvdata, n,
1459*4882a593Smuzhiyun 						pdata->clkout[n].disable_state);
1460*4882a593Smuzhiyun 		if (ret) {
1461*4882a593Smuzhiyun 			dev_err(&client->dev,
1462*4882a593Smuzhiyun 				"failed set disable state of clkout%d to %d\n",
1463*4882a593Smuzhiyun 				n, pdata->clkout[n].disable_state);
1464*4882a593Smuzhiyun 			return ret;
1465*4882a593Smuzhiyun 		}
1466*4882a593Smuzhiyun 	}
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	/* register xtal input clock gate */
1469*4882a593Smuzhiyun 	memset(&init, 0, sizeof(init));
1470*4882a593Smuzhiyun 	init.name = si5351_input_names[0];
1471*4882a593Smuzhiyun 	init.ops = &si5351_xtal_ops;
1472*4882a593Smuzhiyun 	init.flags = 0;
1473*4882a593Smuzhiyun 	if (!IS_ERR(drvdata->pxtal)) {
1474*4882a593Smuzhiyun 		drvdata->pxtal_name = __clk_get_name(drvdata->pxtal);
1475*4882a593Smuzhiyun 		init.parent_names = &drvdata->pxtal_name;
1476*4882a593Smuzhiyun 		init.num_parents = 1;
1477*4882a593Smuzhiyun 	}
1478*4882a593Smuzhiyun 	drvdata->xtal.init = &init;
1479*4882a593Smuzhiyun 	ret = devm_clk_hw_register(&client->dev, &drvdata->xtal);
1480*4882a593Smuzhiyun 	if (ret) {
1481*4882a593Smuzhiyun 		dev_err(&client->dev, "unable to register %s\n", init.name);
1482*4882a593Smuzhiyun 		return ret;
1483*4882a593Smuzhiyun 	}
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	/* register clkin input clock gate */
1486*4882a593Smuzhiyun 	if (drvdata->variant == SI5351_VARIANT_C) {
1487*4882a593Smuzhiyun 		memset(&init, 0, sizeof(init));
1488*4882a593Smuzhiyun 		init.name = si5351_input_names[1];
1489*4882a593Smuzhiyun 		init.ops = &si5351_clkin_ops;
1490*4882a593Smuzhiyun 		if (!IS_ERR(drvdata->pclkin)) {
1491*4882a593Smuzhiyun 			drvdata->pclkin_name = __clk_get_name(drvdata->pclkin);
1492*4882a593Smuzhiyun 			init.parent_names = &drvdata->pclkin_name;
1493*4882a593Smuzhiyun 			init.num_parents = 1;
1494*4882a593Smuzhiyun 		}
1495*4882a593Smuzhiyun 		drvdata->clkin.init = &init;
1496*4882a593Smuzhiyun 		ret = devm_clk_hw_register(&client->dev, &drvdata->clkin);
1497*4882a593Smuzhiyun 		if (ret) {
1498*4882a593Smuzhiyun 			dev_err(&client->dev, "unable to register %s\n",
1499*4882a593Smuzhiyun 				init.name);
1500*4882a593Smuzhiyun 			return ret;
1501*4882a593Smuzhiyun 		}
1502*4882a593Smuzhiyun 	}
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	/* Si5351C allows to mux either xtal or clkin to PLL input */
1505*4882a593Smuzhiyun 	num_parents = (drvdata->variant == SI5351_VARIANT_C) ? 2 : 1;
1506*4882a593Smuzhiyun 	parent_names[0] = si5351_input_names[0];
1507*4882a593Smuzhiyun 	parent_names[1] = si5351_input_names[1];
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	/* register PLLA */
1510*4882a593Smuzhiyun 	drvdata->pll[0].num = 0;
1511*4882a593Smuzhiyun 	drvdata->pll[0].drvdata = drvdata;
1512*4882a593Smuzhiyun 	drvdata->pll[0].hw.init = &init;
1513*4882a593Smuzhiyun 	memset(&init, 0, sizeof(init));
1514*4882a593Smuzhiyun 	init.name = si5351_pll_names[0];
1515*4882a593Smuzhiyun 	init.ops = &si5351_pll_ops;
1516*4882a593Smuzhiyun 	init.flags = 0;
1517*4882a593Smuzhiyun 	init.parent_names = parent_names;
1518*4882a593Smuzhiyun 	init.num_parents = num_parents;
1519*4882a593Smuzhiyun 	ret = devm_clk_hw_register(&client->dev, &drvdata->pll[0].hw);
1520*4882a593Smuzhiyun 	if (ret) {
1521*4882a593Smuzhiyun 		dev_err(&client->dev, "unable to register %s\n", init.name);
1522*4882a593Smuzhiyun 		return ret;
1523*4882a593Smuzhiyun 	}
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	/* register PLLB or VXCO (Si5351B) */
1526*4882a593Smuzhiyun 	drvdata->pll[1].num = 1;
1527*4882a593Smuzhiyun 	drvdata->pll[1].drvdata = drvdata;
1528*4882a593Smuzhiyun 	drvdata->pll[1].hw.init = &init;
1529*4882a593Smuzhiyun 	memset(&init, 0, sizeof(init));
1530*4882a593Smuzhiyun 	if (drvdata->variant == SI5351_VARIANT_B) {
1531*4882a593Smuzhiyun 		init.name = si5351_pll_names[2];
1532*4882a593Smuzhiyun 		init.ops = &si5351_vxco_ops;
1533*4882a593Smuzhiyun 		init.flags = 0;
1534*4882a593Smuzhiyun 		init.parent_names = NULL;
1535*4882a593Smuzhiyun 		init.num_parents = 0;
1536*4882a593Smuzhiyun 	} else {
1537*4882a593Smuzhiyun 		init.name = si5351_pll_names[1];
1538*4882a593Smuzhiyun 		init.ops = &si5351_pll_ops;
1539*4882a593Smuzhiyun 		init.flags = 0;
1540*4882a593Smuzhiyun 		init.parent_names = parent_names;
1541*4882a593Smuzhiyun 		init.num_parents = num_parents;
1542*4882a593Smuzhiyun 	}
1543*4882a593Smuzhiyun 	ret = devm_clk_hw_register(&client->dev, &drvdata->pll[1].hw);
1544*4882a593Smuzhiyun 	if (ret) {
1545*4882a593Smuzhiyun 		dev_err(&client->dev, "unable to register %s\n", init.name);
1546*4882a593Smuzhiyun 		return ret;
1547*4882a593Smuzhiyun 	}
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	/* register clk multisync and clk out divider */
1550*4882a593Smuzhiyun 	num_clocks = (drvdata->variant == SI5351_VARIANT_A3) ? 3 : 8;
1551*4882a593Smuzhiyun 	parent_names[0] = si5351_pll_names[0];
1552*4882a593Smuzhiyun 	if (drvdata->variant == SI5351_VARIANT_B)
1553*4882a593Smuzhiyun 		parent_names[1] = si5351_pll_names[2];
1554*4882a593Smuzhiyun 	else
1555*4882a593Smuzhiyun 		parent_names[1] = si5351_pll_names[1];
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	drvdata->msynth = devm_kcalloc(&client->dev, num_clocks,
1558*4882a593Smuzhiyun 				       sizeof(*drvdata->msynth), GFP_KERNEL);
1559*4882a593Smuzhiyun 	drvdata->clkout = devm_kcalloc(&client->dev, num_clocks,
1560*4882a593Smuzhiyun 				       sizeof(*drvdata->clkout), GFP_KERNEL);
1561*4882a593Smuzhiyun 	drvdata->num_clkout = num_clocks;
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	if (WARN_ON(!drvdata->msynth || !drvdata->clkout)) {
1564*4882a593Smuzhiyun 		ret = -ENOMEM;
1565*4882a593Smuzhiyun 		return ret;
1566*4882a593Smuzhiyun 	}
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	for (n = 0; n < num_clocks; n++) {
1569*4882a593Smuzhiyun 		drvdata->msynth[n].num = n;
1570*4882a593Smuzhiyun 		drvdata->msynth[n].drvdata = drvdata;
1571*4882a593Smuzhiyun 		drvdata->msynth[n].hw.init = &init;
1572*4882a593Smuzhiyun 		memset(&init, 0, sizeof(init));
1573*4882a593Smuzhiyun 		init.name = si5351_msynth_names[n];
1574*4882a593Smuzhiyun 		init.ops = &si5351_msynth_ops;
1575*4882a593Smuzhiyun 		init.flags = 0;
1576*4882a593Smuzhiyun 		if (pdata->clkout[n].pll_master)
1577*4882a593Smuzhiyun 			init.flags |= CLK_SET_RATE_PARENT;
1578*4882a593Smuzhiyun 		init.parent_names = parent_names;
1579*4882a593Smuzhiyun 		init.num_parents = 2;
1580*4882a593Smuzhiyun 		ret = devm_clk_hw_register(&client->dev,
1581*4882a593Smuzhiyun 					   &drvdata->msynth[n].hw);
1582*4882a593Smuzhiyun 		if (ret) {
1583*4882a593Smuzhiyun 			dev_err(&client->dev, "unable to register %s\n",
1584*4882a593Smuzhiyun 				init.name);
1585*4882a593Smuzhiyun 			return ret;
1586*4882a593Smuzhiyun 		}
1587*4882a593Smuzhiyun 	}
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	num_parents = (drvdata->variant == SI5351_VARIANT_C) ? 4 : 3;
1590*4882a593Smuzhiyun 	parent_names[2] = si5351_input_names[0];
1591*4882a593Smuzhiyun 	parent_names[3] = si5351_input_names[1];
1592*4882a593Smuzhiyun 	for (n = 0; n < num_clocks; n++) {
1593*4882a593Smuzhiyun 		parent_names[0] = si5351_msynth_names[n];
1594*4882a593Smuzhiyun 		parent_names[1] = (n < 4) ? si5351_msynth_names[0] :
1595*4882a593Smuzhiyun 			si5351_msynth_names[4];
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 		drvdata->clkout[n].num = n;
1598*4882a593Smuzhiyun 		drvdata->clkout[n].drvdata = drvdata;
1599*4882a593Smuzhiyun 		drvdata->clkout[n].hw.init = &init;
1600*4882a593Smuzhiyun 		memset(&init, 0, sizeof(init));
1601*4882a593Smuzhiyun 		init.name = si5351_clkout_names[n];
1602*4882a593Smuzhiyun 		init.ops = &si5351_clkout_ops;
1603*4882a593Smuzhiyun 		init.flags = 0;
1604*4882a593Smuzhiyun 		if (pdata->clkout[n].clkout_src == SI5351_CLKOUT_SRC_MSYNTH_N)
1605*4882a593Smuzhiyun 			init.flags |= CLK_SET_RATE_PARENT;
1606*4882a593Smuzhiyun 		init.parent_names = parent_names;
1607*4882a593Smuzhiyun 		init.num_parents = num_parents;
1608*4882a593Smuzhiyun 		ret = devm_clk_hw_register(&client->dev,
1609*4882a593Smuzhiyun 					   &drvdata->clkout[n].hw);
1610*4882a593Smuzhiyun 		if (ret) {
1611*4882a593Smuzhiyun 			dev_err(&client->dev, "unable to register %s\n",
1612*4882a593Smuzhiyun 				init.name);
1613*4882a593Smuzhiyun 			return ret;
1614*4882a593Smuzhiyun 		}
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 		/* set initial clkout rate */
1617*4882a593Smuzhiyun 		if (pdata->clkout[n].rate != 0) {
1618*4882a593Smuzhiyun 			int ret;
1619*4882a593Smuzhiyun 			ret = clk_set_rate(drvdata->clkout[n].hw.clk,
1620*4882a593Smuzhiyun 					   pdata->clkout[n].rate);
1621*4882a593Smuzhiyun 			if (ret != 0) {
1622*4882a593Smuzhiyun 				dev_err(&client->dev, "Cannot set rate : %d\n",
1623*4882a593Smuzhiyun 					ret);
1624*4882a593Smuzhiyun 			}
1625*4882a593Smuzhiyun 		}
1626*4882a593Smuzhiyun 	}
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	ret = of_clk_add_hw_provider(client->dev.of_node, si53351_of_clk_get,
1629*4882a593Smuzhiyun 				     drvdata);
1630*4882a593Smuzhiyun 	if (ret) {
1631*4882a593Smuzhiyun 		dev_err(&client->dev, "unable to add clk provider\n");
1632*4882a593Smuzhiyun 		return ret;
1633*4882a593Smuzhiyun 	}
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	return 0;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun 
si5351_i2c_remove(struct i2c_client * client)1638*4882a593Smuzhiyun static int si5351_i2c_remove(struct i2c_client *client)
1639*4882a593Smuzhiyun {
1640*4882a593Smuzhiyun 	of_clk_del_provider(client->dev.of_node);
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	return 0;
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun static const struct i2c_device_id si5351_i2c_ids[] = {
1646*4882a593Smuzhiyun 	{ "si5351a", SI5351_VARIANT_A },
1647*4882a593Smuzhiyun 	{ "si5351a-msop", SI5351_VARIANT_A3 },
1648*4882a593Smuzhiyun 	{ "si5351b", SI5351_VARIANT_B },
1649*4882a593Smuzhiyun 	{ "si5351c", SI5351_VARIANT_C },
1650*4882a593Smuzhiyun 	{ }
1651*4882a593Smuzhiyun };
1652*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, si5351_i2c_ids);
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun static struct i2c_driver si5351_driver = {
1655*4882a593Smuzhiyun 	.driver = {
1656*4882a593Smuzhiyun 		.name = "si5351",
1657*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(si5351_dt_ids),
1658*4882a593Smuzhiyun 	},
1659*4882a593Smuzhiyun 	.probe = si5351_i2c_probe,
1660*4882a593Smuzhiyun 	.remove = si5351_i2c_remove,
1661*4882a593Smuzhiyun 	.id_table = si5351_i2c_ids,
1662*4882a593Smuzhiyun };
1663*4882a593Smuzhiyun module_i2c_driver(si5351_driver);
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun MODULE_AUTHOR("Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com");
1666*4882a593Smuzhiyun MODULE_DESCRIPTION("Silicon Labs Si5351A/B/C clock generator driver");
1667*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1668