1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Daniel Tang <tangrs@tangrs.id.au>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define MHZ (1000 * 1000)
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define BASE_CPU_SHIFT 1
16*4882a593Smuzhiyun #define BASE_CPU_MASK 0x7F
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define CPU_AHB_SHIFT 12
19*4882a593Smuzhiyun #define CPU_AHB_MASK 0x07
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define FIXED_BASE_SHIFT 8
22*4882a593Smuzhiyun #define FIXED_BASE_MASK 0x01
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define CLASSIC_BASE_SHIFT 16
25*4882a593Smuzhiyun #define CLASSIC_BASE_MASK 0x1F
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define CX_BASE_SHIFT 15
28*4882a593Smuzhiyun #define CX_BASE_MASK 0x3F
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define CX_UNKNOWN_SHIFT 21
31*4882a593Smuzhiyun #define CX_UNKNOWN_MASK 0x03
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct nspire_clk_info {
34*4882a593Smuzhiyun u32 base_clock;
35*4882a593Smuzhiyun u16 base_cpu_ratio;
36*4882a593Smuzhiyun u16 base_ahb_ratio;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define EXTRACT(var, prop) (((var)>>prop##_SHIFT) & prop##_MASK)
nspire_clkinfo_cx(u32 val,struct nspire_clk_info * clk)41*4882a593Smuzhiyun static void nspire_clkinfo_cx(u32 val, struct nspire_clk_info *clk)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun if (EXTRACT(val, FIXED_BASE))
44*4882a593Smuzhiyun clk->base_clock = 48 * MHZ;
45*4882a593Smuzhiyun else
46*4882a593Smuzhiyun clk->base_clock = 6 * EXTRACT(val, CX_BASE) * MHZ;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun clk->base_cpu_ratio = EXTRACT(val, BASE_CPU) * EXTRACT(val, CX_UNKNOWN);
49*4882a593Smuzhiyun clk->base_ahb_ratio = clk->base_cpu_ratio * (EXTRACT(val, CPU_AHB) + 1);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
nspire_clkinfo_classic(u32 val,struct nspire_clk_info * clk)52*4882a593Smuzhiyun static void nspire_clkinfo_classic(u32 val, struct nspire_clk_info *clk)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun if (EXTRACT(val, FIXED_BASE))
55*4882a593Smuzhiyun clk->base_clock = 27 * MHZ;
56*4882a593Smuzhiyun else
57*4882a593Smuzhiyun clk->base_clock = (300 - 6 * EXTRACT(val, CLASSIC_BASE)) * MHZ;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun clk->base_cpu_ratio = EXTRACT(val, BASE_CPU) * 2;
60*4882a593Smuzhiyun clk->base_ahb_ratio = clk->base_cpu_ratio * (EXTRACT(val, CPU_AHB) + 1);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
nspire_ahbdiv_setup(struct device_node * node,void (* get_clkinfo)(u32,struct nspire_clk_info *))63*4882a593Smuzhiyun static void __init nspire_ahbdiv_setup(struct device_node *node,
64*4882a593Smuzhiyun void (*get_clkinfo)(u32, struct nspire_clk_info *))
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun u32 val;
67*4882a593Smuzhiyun void __iomem *io;
68*4882a593Smuzhiyun struct clk_hw *hw;
69*4882a593Smuzhiyun const char *clk_name = node->name;
70*4882a593Smuzhiyun const char *parent_name;
71*4882a593Smuzhiyun struct nspire_clk_info info;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun io = of_iomap(node, 0);
74*4882a593Smuzhiyun if (!io)
75*4882a593Smuzhiyun return;
76*4882a593Smuzhiyun val = readl(io);
77*4882a593Smuzhiyun iounmap(io);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun get_clkinfo(val, &info);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun of_property_read_string(node, "clock-output-names", &clk_name);
82*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(node, 0);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(NULL, clk_name, parent_name, 0,
85*4882a593Smuzhiyun 1, info.base_ahb_ratio);
86*4882a593Smuzhiyun if (!IS_ERR(hw))
87*4882a593Smuzhiyun of_clk_add_hw_provider(node, of_clk_hw_simple_get, hw);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
nspire_ahbdiv_setup_cx(struct device_node * node)90*4882a593Smuzhiyun static void __init nspire_ahbdiv_setup_cx(struct device_node *node)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun nspire_ahbdiv_setup(node, nspire_clkinfo_cx);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
nspire_ahbdiv_setup_classic(struct device_node * node)95*4882a593Smuzhiyun static void __init nspire_ahbdiv_setup_classic(struct device_node *node)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun nspire_ahbdiv_setup(node, nspire_clkinfo_classic);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun CLK_OF_DECLARE(nspire_ahbdiv_cx, "lsi,nspire-cx-ahb-divider",
101*4882a593Smuzhiyun nspire_ahbdiv_setup_cx);
102*4882a593Smuzhiyun CLK_OF_DECLARE(nspire_ahbdiv_classic, "lsi,nspire-classic-ahb-divider",
103*4882a593Smuzhiyun nspire_ahbdiv_setup_classic);
104*4882a593Smuzhiyun
nspire_clk_setup(struct device_node * node,void (* get_clkinfo)(u32,struct nspire_clk_info *))105*4882a593Smuzhiyun static void __init nspire_clk_setup(struct device_node *node,
106*4882a593Smuzhiyun void (*get_clkinfo)(u32, struct nspire_clk_info *))
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun u32 val;
109*4882a593Smuzhiyun void __iomem *io;
110*4882a593Smuzhiyun struct clk_hw *hw;
111*4882a593Smuzhiyun const char *clk_name = node->name;
112*4882a593Smuzhiyun struct nspire_clk_info info;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun io = of_iomap(node, 0);
115*4882a593Smuzhiyun if (!io)
116*4882a593Smuzhiyun return;
117*4882a593Smuzhiyun val = readl(io);
118*4882a593Smuzhiyun iounmap(io);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun get_clkinfo(val, &info);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun of_property_read_string(node, "clock-output-names", &clk_name);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun hw = clk_hw_register_fixed_rate(NULL, clk_name, NULL, 0,
125*4882a593Smuzhiyun info.base_clock);
126*4882a593Smuzhiyun if (!IS_ERR(hw))
127*4882a593Smuzhiyun of_clk_add_hw_provider(node, of_clk_hw_simple_get, hw);
128*4882a593Smuzhiyun else
129*4882a593Smuzhiyun return;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun pr_info("TI-NSPIRE Base: %uMHz CPU: %uMHz AHB: %uMHz\n",
132*4882a593Smuzhiyun info.base_clock / MHZ,
133*4882a593Smuzhiyun info.base_clock / info.base_cpu_ratio / MHZ,
134*4882a593Smuzhiyun info.base_clock / info.base_ahb_ratio / MHZ);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
nspire_clk_setup_cx(struct device_node * node)137*4882a593Smuzhiyun static void __init nspire_clk_setup_cx(struct device_node *node)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun nspire_clk_setup(node, nspire_clkinfo_cx);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
nspire_clk_setup_classic(struct device_node * node)142*4882a593Smuzhiyun static void __init nspire_clk_setup_classic(struct device_node *node)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun nspire_clk_setup(node, nspire_clkinfo_classic);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun CLK_OF_DECLARE(nspire_clk_cx, "lsi,nspire-cx-clock", nspire_clk_setup_cx);
148*4882a593Smuzhiyun CLK_OF_DECLARE(nspire_clk_classic, "lsi,nspire-classic-clock",
149*4882a593Smuzhiyun nspire_clk_setup_classic);
150