1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Nuvoton NPCM7xx Clock Generator
4*4882a593Smuzhiyun * All the clocks are initialized by the bootloader, so this driver allow only
5*4882a593Smuzhiyun * reading of current settings directly from the hardware.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2018 Nuvoton Technologies tali.perry@nuvoton.com
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/bitfield.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <dt-bindings/clock/nuvoton,npcm7xx-clock.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun struct npcm7xx_clk_pll {
23*4882a593Smuzhiyun struct clk_hw hw;
24*4882a593Smuzhiyun void __iomem *pllcon;
25*4882a593Smuzhiyun u8 flags;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define to_npcm7xx_clk_pll(_hw) container_of(_hw, struct npcm7xx_clk_pll, hw)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define PLLCON_LOKI BIT(31)
31*4882a593Smuzhiyun #define PLLCON_LOKS BIT(30)
32*4882a593Smuzhiyun #define PLLCON_FBDV GENMASK(27, 16)
33*4882a593Smuzhiyun #define PLLCON_OTDV2 GENMASK(15, 13)
34*4882a593Smuzhiyun #define PLLCON_PWDEN BIT(12)
35*4882a593Smuzhiyun #define PLLCON_OTDV1 GENMASK(10, 8)
36*4882a593Smuzhiyun #define PLLCON_INDV GENMASK(5, 0)
37*4882a593Smuzhiyun
npcm7xx_clk_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)38*4882a593Smuzhiyun static unsigned long npcm7xx_clk_pll_recalc_rate(struct clk_hw *hw,
39*4882a593Smuzhiyun unsigned long parent_rate)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun struct npcm7xx_clk_pll *pll = to_npcm7xx_clk_pll(hw);
42*4882a593Smuzhiyun unsigned long fbdv, indv, otdv1, otdv2;
43*4882a593Smuzhiyun unsigned int val;
44*4882a593Smuzhiyun u64 ret;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun if (parent_rate == 0) {
47*4882a593Smuzhiyun pr_err("%s: parent rate is zero", __func__);
48*4882a593Smuzhiyun return 0;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun val = readl_relaxed(pll->pllcon);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun indv = FIELD_GET(PLLCON_INDV, val);
54*4882a593Smuzhiyun fbdv = FIELD_GET(PLLCON_FBDV, val);
55*4882a593Smuzhiyun otdv1 = FIELD_GET(PLLCON_OTDV1, val);
56*4882a593Smuzhiyun otdv2 = FIELD_GET(PLLCON_OTDV2, val);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun ret = (u64)parent_rate * fbdv;
59*4882a593Smuzhiyun do_div(ret, indv * otdv1 * otdv2);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun return ret;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const struct clk_ops npcm7xx_clk_pll_ops = {
65*4882a593Smuzhiyun .recalc_rate = npcm7xx_clk_pll_recalc_rate,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static struct clk_hw *
npcm7xx_clk_register_pll(void __iomem * pllcon,const char * name,const char * parent_name,unsigned long flags)69*4882a593Smuzhiyun npcm7xx_clk_register_pll(void __iomem *pllcon, const char *name,
70*4882a593Smuzhiyun const char *parent_name, unsigned long flags)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun struct npcm7xx_clk_pll *pll;
73*4882a593Smuzhiyun struct clk_init_data init;
74*4882a593Smuzhiyun struct clk_hw *hw;
75*4882a593Smuzhiyun int ret;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun pll = kzalloc(sizeof(*pll), GFP_KERNEL);
78*4882a593Smuzhiyun if (!pll)
79*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun pr_debug("%s reg, name=%s, p=%s\n", __func__, name, parent_name);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun init.name = name;
84*4882a593Smuzhiyun init.ops = &npcm7xx_clk_pll_ops;
85*4882a593Smuzhiyun init.parent_names = &parent_name;
86*4882a593Smuzhiyun init.num_parents = 1;
87*4882a593Smuzhiyun init.flags = flags;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun pll->pllcon = pllcon;
90*4882a593Smuzhiyun pll->hw.init = &init;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun hw = &pll->hw;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun ret = clk_hw_register(NULL, hw);
95*4882a593Smuzhiyun if (ret) {
96*4882a593Smuzhiyun kfree(pll);
97*4882a593Smuzhiyun hw = ERR_PTR(ret);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return hw;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define NPCM7XX_CLKEN1 (0x00)
104*4882a593Smuzhiyun #define NPCM7XX_CLKEN2 (0x28)
105*4882a593Smuzhiyun #define NPCM7XX_CLKEN3 (0x30)
106*4882a593Smuzhiyun #define NPCM7XX_CLKSEL (0x04)
107*4882a593Smuzhiyun #define NPCM7XX_CLKDIV1 (0x08)
108*4882a593Smuzhiyun #define NPCM7XX_CLKDIV2 (0x2C)
109*4882a593Smuzhiyun #define NPCM7XX_CLKDIV3 (0x58)
110*4882a593Smuzhiyun #define NPCM7XX_PLLCON0 (0x0C)
111*4882a593Smuzhiyun #define NPCM7XX_PLLCON1 (0x10)
112*4882a593Smuzhiyun #define NPCM7XX_PLLCON2 (0x54)
113*4882a593Smuzhiyun #define NPCM7XX_SWRSTR (0x14)
114*4882a593Smuzhiyun #define NPCM7XX_IRQWAKECON (0x18)
115*4882a593Smuzhiyun #define NPCM7XX_IRQWAKEFLAG (0x1C)
116*4882a593Smuzhiyun #define NPCM7XX_IPSRST1 (0x20)
117*4882a593Smuzhiyun #define NPCM7XX_IPSRST2 (0x24)
118*4882a593Smuzhiyun #define NPCM7XX_IPSRST3 (0x34)
119*4882a593Smuzhiyun #define NPCM7XX_WD0RCR (0x38)
120*4882a593Smuzhiyun #define NPCM7XX_WD1RCR (0x3C)
121*4882a593Smuzhiyun #define NPCM7XX_WD2RCR (0x40)
122*4882a593Smuzhiyun #define NPCM7XX_SWRSTC1 (0x44)
123*4882a593Smuzhiyun #define NPCM7XX_SWRSTC2 (0x48)
124*4882a593Smuzhiyun #define NPCM7XX_SWRSTC3 (0x4C)
125*4882a593Smuzhiyun #define NPCM7XX_SWRSTC4 (0x50)
126*4882a593Smuzhiyun #define NPCM7XX_CORSTC (0x5C)
127*4882a593Smuzhiyun #define NPCM7XX_PLLCONG (0x60)
128*4882a593Smuzhiyun #define NPCM7XX_AHBCKFI (0x64)
129*4882a593Smuzhiyun #define NPCM7XX_SECCNT (0x68)
130*4882a593Smuzhiyun #define NPCM7XX_CNTR25M (0x6C)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun struct npcm7xx_clk_gate_data {
133*4882a593Smuzhiyun u32 reg;
134*4882a593Smuzhiyun u8 bit_idx;
135*4882a593Smuzhiyun const char *name;
136*4882a593Smuzhiyun const char *parent_name;
137*4882a593Smuzhiyun unsigned long flags;
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * If this clock is exported via DT, set onecell_idx to constant
140*4882a593Smuzhiyun * defined in include/dt-bindings/clock/nuvoton, NPCM7XX-clock.h for
141*4882a593Smuzhiyun * this specific clock. Otherwise, set to -1.
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun int onecell_idx;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun struct npcm7xx_clk_mux_data {
147*4882a593Smuzhiyun u8 shift;
148*4882a593Smuzhiyun u8 mask;
149*4882a593Smuzhiyun u32 *table;
150*4882a593Smuzhiyun const char *name;
151*4882a593Smuzhiyun const char * const *parent_names;
152*4882a593Smuzhiyun u8 num_parents;
153*4882a593Smuzhiyun unsigned long flags;
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * If this clock is exported via DT, set onecell_idx to constant
156*4882a593Smuzhiyun * defined in include/dt-bindings/clock/nuvoton, NPCM7XX-clock.h for
157*4882a593Smuzhiyun * this specific clock. Otherwise, set to -1.
158*4882a593Smuzhiyun */
159*4882a593Smuzhiyun int onecell_idx;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun struct npcm7xx_clk_div_fixed_data {
164*4882a593Smuzhiyun u8 mult;
165*4882a593Smuzhiyun u8 div;
166*4882a593Smuzhiyun const char *name;
167*4882a593Smuzhiyun const char *parent_name;
168*4882a593Smuzhiyun u8 clk_divider_flags;
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * If this clock is exported via DT, set onecell_idx to constant
171*4882a593Smuzhiyun * defined in include/dt-bindings/clock/nuvoton, NPCM7XX-clock.h for
172*4882a593Smuzhiyun * this specific clock. Otherwise, set to -1.
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun int onecell_idx;
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun struct npcm7xx_clk_div_data {
179*4882a593Smuzhiyun u32 reg;
180*4882a593Smuzhiyun u8 shift;
181*4882a593Smuzhiyun u8 width;
182*4882a593Smuzhiyun const char *name;
183*4882a593Smuzhiyun const char *parent_name;
184*4882a593Smuzhiyun u8 clk_divider_flags;
185*4882a593Smuzhiyun unsigned long flags;
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun * If this clock is exported via DT, set onecell_idx to constant
188*4882a593Smuzhiyun * defined in include/dt-bindings/clock/nuvoton, NPCM7XX-clock.h for
189*4882a593Smuzhiyun * this specific clock. Otherwise, set to -1.
190*4882a593Smuzhiyun */
191*4882a593Smuzhiyun int onecell_idx;
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun struct npcm7xx_clk_pll_data {
195*4882a593Smuzhiyun u32 reg;
196*4882a593Smuzhiyun const char *name;
197*4882a593Smuzhiyun const char *parent_name;
198*4882a593Smuzhiyun unsigned long flags;
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun * If this clock is exported via DT, set onecell_idx to constant
201*4882a593Smuzhiyun * defined in include/dt-bindings/clock/nuvoton, NPCM7XX-clock.h for
202*4882a593Smuzhiyun * this specific clock. Otherwise, set to -1.
203*4882a593Smuzhiyun */
204*4882a593Smuzhiyun int onecell_idx;
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun * Single copy of strings used to refer to clocks within this driver indexed by
209*4882a593Smuzhiyun * above enum.
210*4882a593Smuzhiyun */
211*4882a593Smuzhiyun #define NPCM7XX_CLK_S_REFCLK "refclk"
212*4882a593Smuzhiyun #define NPCM7XX_CLK_S_SYSBYPCK "sysbypck"
213*4882a593Smuzhiyun #define NPCM7XX_CLK_S_MCBYPCK "mcbypck"
214*4882a593Smuzhiyun #define NPCM7XX_CLK_S_GFXBYPCK "gfxbypck"
215*4882a593Smuzhiyun #define NPCM7XX_CLK_S_PLL0 "pll0"
216*4882a593Smuzhiyun #define NPCM7XX_CLK_S_PLL1 "pll1"
217*4882a593Smuzhiyun #define NPCM7XX_CLK_S_PLL1_DIV2 "pll1_div2"
218*4882a593Smuzhiyun #define NPCM7XX_CLK_S_PLL2 "pll2"
219*4882a593Smuzhiyun #define NPCM7XX_CLK_S_PLL_GFX "pll_gfx"
220*4882a593Smuzhiyun #define NPCM7XX_CLK_S_PLL2_DIV2 "pll2_div2"
221*4882a593Smuzhiyun #define NPCM7XX_CLK_S_PIX_MUX "gfx_pixel"
222*4882a593Smuzhiyun #define NPCM7XX_CLK_S_GPRFSEL_MUX "gprfsel_mux"
223*4882a593Smuzhiyun #define NPCM7XX_CLK_S_MC_MUX "mc_phy"
224*4882a593Smuzhiyun #define NPCM7XX_CLK_S_CPU_MUX "cpu" /*AKA system clock.*/
225*4882a593Smuzhiyun #define NPCM7XX_CLK_S_MC "mc"
226*4882a593Smuzhiyun #define NPCM7XX_CLK_S_AXI "axi" /*AKA CLK2*/
227*4882a593Smuzhiyun #define NPCM7XX_CLK_S_AHB "ahb" /*AKA CLK4*/
228*4882a593Smuzhiyun #define NPCM7XX_CLK_S_CLKOUT_MUX "clkout_mux"
229*4882a593Smuzhiyun #define NPCM7XX_CLK_S_UART_MUX "uart_mux"
230*4882a593Smuzhiyun #define NPCM7XX_CLK_S_TIM_MUX "timer_mux"
231*4882a593Smuzhiyun #define NPCM7XX_CLK_S_SD_MUX "sd_mux"
232*4882a593Smuzhiyun #define NPCM7XX_CLK_S_GFXM_MUX "gfxm_mux"
233*4882a593Smuzhiyun #define NPCM7XX_CLK_S_SU_MUX "serial_usb_mux"
234*4882a593Smuzhiyun #define NPCM7XX_CLK_S_DVC_MUX "dvc_mux"
235*4882a593Smuzhiyun #define NPCM7XX_CLK_S_GFX_MUX "gfx_mux"
236*4882a593Smuzhiyun #define NPCM7XX_CLK_S_GFX_PIXEL "gfx_pixel"
237*4882a593Smuzhiyun #define NPCM7XX_CLK_S_SPI0 "spi0"
238*4882a593Smuzhiyun #define NPCM7XX_CLK_S_SPI3 "spi3"
239*4882a593Smuzhiyun #define NPCM7XX_CLK_S_SPIX "spix"
240*4882a593Smuzhiyun #define NPCM7XX_CLK_S_APB1 "apb1"
241*4882a593Smuzhiyun #define NPCM7XX_CLK_S_APB2 "apb2"
242*4882a593Smuzhiyun #define NPCM7XX_CLK_S_APB3 "apb3"
243*4882a593Smuzhiyun #define NPCM7XX_CLK_S_APB4 "apb4"
244*4882a593Smuzhiyun #define NPCM7XX_CLK_S_APB5 "apb5"
245*4882a593Smuzhiyun #define NPCM7XX_CLK_S_TOCK "tock"
246*4882a593Smuzhiyun #define NPCM7XX_CLK_S_CLKOUT "clkout"
247*4882a593Smuzhiyun #define NPCM7XX_CLK_S_UART "uart"
248*4882a593Smuzhiyun #define NPCM7XX_CLK_S_TIMER "timer"
249*4882a593Smuzhiyun #define NPCM7XX_CLK_S_MMC "mmc"
250*4882a593Smuzhiyun #define NPCM7XX_CLK_S_SDHC "sdhc"
251*4882a593Smuzhiyun #define NPCM7XX_CLK_S_ADC "adc"
252*4882a593Smuzhiyun #define NPCM7XX_CLK_S_GFX "gfx0_gfx1_mem"
253*4882a593Smuzhiyun #define NPCM7XX_CLK_S_USBIF "serial_usbif"
254*4882a593Smuzhiyun #define NPCM7XX_CLK_S_USB_HOST "usb_host"
255*4882a593Smuzhiyun #define NPCM7XX_CLK_S_USB_BRIDGE "usb_bridge"
256*4882a593Smuzhiyun #define NPCM7XX_CLK_S_PCI "pci"
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static u32 pll_mux_table[] = {0, 1, 2, 3};
259*4882a593Smuzhiyun static const char * const pll_mux_parents[] __initconst = {
260*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL0,
261*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL1_DIV2,
262*4882a593Smuzhiyun NPCM7XX_CLK_S_REFCLK,
263*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL2_DIV2,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static u32 cpuck_mux_table[] = {0, 1, 2, 3};
267*4882a593Smuzhiyun static const char * const cpuck_mux_parents[] __initconst = {
268*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL0,
269*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL1_DIV2,
270*4882a593Smuzhiyun NPCM7XX_CLK_S_REFCLK,
271*4882a593Smuzhiyun NPCM7XX_CLK_S_SYSBYPCK,
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static u32 pixcksel_mux_table[] = {0, 2};
275*4882a593Smuzhiyun static const char * const pixcksel_mux_parents[] __initconst = {
276*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL_GFX,
277*4882a593Smuzhiyun NPCM7XX_CLK_S_REFCLK,
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static u32 sucksel_mux_table[] = {2, 3};
281*4882a593Smuzhiyun static const char * const sucksel_mux_parents[] __initconst = {
282*4882a593Smuzhiyun NPCM7XX_CLK_S_REFCLK,
283*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL2_DIV2,
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun static u32 mccksel_mux_table[] = {0, 2, 3};
287*4882a593Smuzhiyun static const char * const mccksel_mux_parents[] __initconst = {
288*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL1_DIV2,
289*4882a593Smuzhiyun NPCM7XX_CLK_S_REFCLK,
290*4882a593Smuzhiyun NPCM7XX_CLK_S_MCBYPCK,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static u32 clkoutsel_mux_table[] = {0, 1, 2, 3, 4};
294*4882a593Smuzhiyun static const char * const clkoutsel_mux_parents[] __initconst = {
295*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL0,
296*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL1_DIV2,
297*4882a593Smuzhiyun NPCM7XX_CLK_S_REFCLK,
298*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL_GFX, // divided by 2
299*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL2_DIV2,
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun static u32 gfxmsel_mux_table[] = {2, 3};
303*4882a593Smuzhiyun static const char * const gfxmsel_mux_parents[] __initconst = {
304*4882a593Smuzhiyun NPCM7XX_CLK_S_REFCLK,
305*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL2_DIV2,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static u32 dvcssel_mux_table[] = {2, 3};
309*4882a593Smuzhiyun static const char * const dvcssel_mux_parents[] __initconst = {
310*4882a593Smuzhiyun NPCM7XX_CLK_S_REFCLK,
311*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL2,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static const struct npcm7xx_clk_pll_data npcm7xx_plls[] __initconst = {
315*4882a593Smuzhiyun {NPCM7XX_PLLCON0, NPCM7XX_CLK_S_PLL0, NPCM7XX_CLK_S_REFCLK, 0, -1},
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun {NPCM7XX_PLLCON1, NPCM7XX_CLK_S_PLL1,
318*4882a593Smuzhiyun NPCM7XX_CLK_S_REFCLK, 0, -1},
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun {NPCM7XX_PLLCON2, NPCM7XX_CLK_S_PLL2,
321*4882a593Smuzhiyun NPCM7XX_CLK_S_REFCLK, 0, -1},
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun {NPCM7XX_PLLCONG, NPCM7XX_CLK_S_PLL_GFX,
324*4882a593Smuzhiyun NPCM7XX_CLK_S_REFCLK, 0, -1},
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static const struct npcm7xx_clk_mux_data npcm7xx_muxes[] __initconst = {
328*4882a593Smuzhiyun {0, GENMASK(1, 0), cpuck_mux_table, NPCM7XX_CLK_S_CPU_MUX,
329*4882a593Smuzhiyun cpuck_mux_parents, ARRAY_SIZE(cpuck_mux_parents), CLK_IS_CRITICAL,
330*4882a593Smuzhiyun NPCM7XX_CLK_CPU},
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun {4, GENMASK(1, 0), pixcksel_mux_table, NPCM7XX_CLK_S_PIX_MUX,
333*4882a593Smuzhiyun pixcksel_mux_parents, ARRAY_SIZE(pixcksel_mux_parents), 0,
334*4882a593Smuzhiyun NPCM7XX_CLK_GFX_PIXEL},
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun {6, GENMASK(1, 0), pll_mux_table, NPCM7XX_CLK_S_SD_MUX,
337*4882a593Smuzhiyun pll_mux_parents, ARRAY_SIZE(pll_mux_parents), 0, -1},
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun {8, GENMASK(1, 0), pll_mux_table, NPCM7XX_CLK_S_UART_MUX,
340*4882a593Smuzhiyun pll_mux_parents, ARRAY_SIZE(pll_mux_parents), 0, -1},
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun {10, GENMASK(1, 0), sucksel_mux_table, NPCM7XX_CLK_S_SU_MUX,
343*4882a593Smuzhiyun sucksel_mux_parents, ARRAY_SIZE(sucksel_mux_parents), 0, -1},
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun {12, GENMASK(1, 0), mccksel_mux_table, NPCM7XX_CLK_S_MC_MUX,
346*4882a593Smuzhiyun mccksel_mux_parents, ARRAY_SIZE(mccksel_mux_parents), 0, -1},
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun {14, GENMASK(1, 0), pll_mux_table, NPCM7XX_CLK_S_TIM_MUX,
349*4882a593Smuzhiyun pll_mux_parents, ARRAY_SIZE(pll_mux_parents), 0, -1},
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun {16, GENMASK(1, 0), pll_mux_table, NPCM7XX_CLK_S_GFX_MUX,
352*4882a593Smuzhiyun pll_mux_parents, ARRAY_SIZE(pll_mux_parents), 0, -1},
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun {18, GENMASK(2, 0), clkoutsel_mux_table, NPCM7XX_CLK_S_CLKOUT_MUX,
355*4882a593Smuzhiyun clkoutsel_mux_parents, ARRAY_SIZE(clkoutsel_mux_parents), 0, -1},
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun {21, GENMASK(1, 0), gfxmsel_mux_table, NPCM7XX_CLK_S_GFXM_MUX,
358*4882a593Smuzhiyun gfxmsel_mux_parents, ARRAY_SIZE(gfxmsel_mux_parents), 0, -1},
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun {23, GENMASK(1, 0), dvcssel_mux_table, NPCM7XX_CLK_S_DVC_MUX,
361*4882a593Smuzhiyun dvcssel_mux_parents, ARRAY_SIZE(dvcssel_mux_parents), 0, -1},
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* fixed ratio dividers (no register): */
365*4882a593Smuzhiyun static const struct npcm7xx_clk_div_fixed_data npcm7xx_divs_fx[] __initconst = {
366*4882a593Smuzhiyun { 1, 2, NPCM7XX_CLK_S_MC, NPCM7XX_CLK_S_MC_MUX, 0, NPCM7XX_CLK_MC},
367*4882a593Smuzhiyun { 1, 2, NPCM7XX_CLK_S_PLL1_DIV2, NPCM7XX_CLK_S_PLL1, 0, -1},
368*4882a593Smuzhiyun { 1, 2, NPCM7XX_CLK_S_PLL2_DIV2, NPCM7XX_CLK_S_PLL2, 0, -1},
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* configurable dividers: */
372*4882a593Smuzhiyun static const struct npcm7xx_clk_div_data npcm7xx_divs[] __initconst = {
373*4882a593Smuzhiyun {NPCM7XX_CLKDIV1, 28, 3, NPCM7XX_CLK_S_ADC,
374*4882a593Smuzhiyun NPCM7XX_CLK_S_TIMER, CLK_DIVIDER_POWER_OF_TWO, 0, NPCM7XX_CLK_ADC},
375*4882a593Smuzhiyun /*30-28 ADCCKDIV*/
376*4882a593Smuzhiyun {NPCM7XX_CLKDIV1, 26, 2, NPCM7XX_CLK_S_AHB,
377*4882a593Smuzhiyun NPCM7XX_CLK_S_AXI, 0, CLK_IS_CRITICAL, NPCM7XX_CLK_AHB},
378*4882a593Smuzhiyun /*27-26 CLK4DIV*/
379*4882a593Smuzhiyun {NPCM7XX_CLKDIV1, 21, 5, NPCM7XX_CLK_S_TIMER,
380*4882a593Smuzhiyun NPCM7XX_CLK_S_TIM_MUX, 0, 0, NPCM7XX_CLK_TIMER},
381*4882a593Smuzhiyun /*25-21 TIMCKDIV*/
382*4882a593Smuzhiyun {NPCM7XX_CLKDIV1, 16, 5, NPCM7XX_CLK_S_UART,
383*4882a593Smuzhiyun NPCM7XX_CLK_S_UART_MUX, 0, 0, NPCM7XX_CLK_UART},
384*4882a593Smuzhiyun /*20-16 UARTDIV*/
385*4882a593Smuzhiyun {NPCM7XX_CLKDIV1, 11, 5, NPCM7XX_CLK_S_MMC,
386*4882a593Smuzhiyun NPCM7XX_CLK_S_SD_MUX, 0, 0, NPCM7XX_CLK_MMC},
387*4882a593Smuzhiyun /*15-11 MMCCKDIV*/
388*4882a593Smuzhiyun {NPCM7XX_CLKDIV1, 6, 5, NPCM7XX_CLK_S_SPI3,
389*4882a593Smuzhiyun NPCM7XX_CLK_S_AHB, 0, 0, NPCM7XX_CLK_SPI3},
390*4882a593Smuzhiyun /*10-6 AHB3CKDIV*/
391*4882a593Smuzhiyun {NPCM7XX_CLKDIV1, 2, 4, NPCM7XX_CLK_S_PCI,
392*4882a593Smuzhiyun NPCM7XX_CLK_S_GFX_MUX, 0, 0, NPCM7XX_CLK_PCI},
393*4882a593Smuzhiyun /*5-2 PCICKDIV*/
394*4882a593Smuzhiyun {NPCM7XX_CLKDIV1, 0, 1, NPCM7XX_CLK_S_AXI,
395*4882a593Smuzhiyun NPCM7XX_CLK_S_CPU_MUX, CLK_DIVIDER_POWER_OF_TWO, CLK_IS_CRITICAL,
396*4882a593Smuzhiyun NPCM7XX_CLK_AXI},/*0 CLK2DIV*/
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun {NPCM7XX_CLKDIV2, 30, 2, NPCM7XX_CLK_S_APB4,
399*4882a593Smuzhiyun NPCM7XX_CLK_S_AHB, CLK_DIVIDER_POWER_OF_TWO, 0, NPCM7XX_CLK_APB4},
400*4882a593Smuzhiyun /*31-30 APB4CKDIV*/
401*4882a593Smuzhiyun {NPCM7XX_CLKDIV2, 28, 2, NPCM7XX_CLK_S_APB3,
402*4882a593Smuzhiyun NPCM7XX_CLK_S_AHB, CLK_DIVIDER_POWER_OF_TWO, 0, NPCM7XX_CLK_APB3},
403*4882a593Smuzhiyun /*29-28 APB3CKDIV*/
404*4882a593Smuzhiyun {NPCM7XX_CLKDIV2, 26, 2, NPCM7XX_CLK_S_APB2,
405*4882a593Smuzhiyun NPCM7XX_CLK_S_AHB, CLK_DIVIDER_POWER_OF_TWO, 0, NPCM7XX_CLK_APB2},
406*4882a593Smuzhiyun /*27-26 APB2CKDIV*/
407*4882a593Smuzhiyun {NPCM7XX_CLKDIV2, 24, 2, NPCM7XX_CLK_S_APB1,
408*4882a593Smuzhiyun NPCM7XX_CLK_S_AHB, CLK_DIVIDER_POWER_OF_TWO, 0, NPCM7XX_CLK_APB1},
409*4882a593Smuzhiyun /*25-24 APB1CKDIV*/
410*4882a593Smuzhiyun {NPCM7XX_CLKDIV2, 22, 2, NPCM7XX_CLK_S_APB5,
411*4882a593Smuzhiyun NPCM7XX_CLK_S_AHB, CLK_DIVIDER_POWER_OF_TWO, 0, NPCM7XX_CLK_APB5},
412*4882a593Smuzhiyun /*23-22 APB5CKDIV*/
413*4882a593Smuzhiyun {NPCM7XX_CLKDIV2, 16, 5, NPCM7XX_CLK_S_CLKOUT,
414*4882a593Smuzhiyun NPCM7XX_CLK_S_CLKOUT_MUX, 0, 0, NPCM7XX_CLK_CLKOUT},
415*4882a593Smuzhiyun /*20-16 CLKOUTDIV*/
416*4882a593Smuzhiyun {NPCM7XX_CLKDIV2, 13, 3, NPCM7XX_CLK_S_GFX,
417*4882a593Smuzhiyun NPCM7XX_CLK_S_GFX_MUX, 0, 0, NPCM7XX_CLK_GFX},
418*4882a593Smuzhiyun /*15-13 GFXCKDIV*/
419*4882a593Smuzhiyun {NPCM7XX_CLKDIV2, 8, 5, NPCM7XX_CLK_S_USB_BRIDGE,
420*4882a593Smuzhiyun NPCM7XX_CLK_S_SU_MUX, 0, 0, NPCM7XX_CLK_SU},
421*4882a593Smuzhiyun /*12-8 SUCKDIV*/
422*4882a593Smuzhiyun {NPCM7XX_CLKDIV2, 4, 4, NPCM7XX_CLK_S_USB_HOST,
423*4882a593Smuzhiyun NPCM7XX_CLK_S_SU_MUX, 0, 0, NPCM7XX_CLK_SU48},
424*4882a593Smuzhiyun /*7-4 SU48CKDIV*/
425*4882a593Smuzhiyun {NPCM7XX_CLKDIV2, 0, 4, NPCM7XX_CLK_S_SDHC,
426*4882a593Smuzhiyun NPCM7XX_CLK_S_SD_MUX, 0, 0, NPCM7XX_CLK_SDHC}
427*4882a593Smuzhiyun ,/*3-0 SD1CKDIV*/
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun {NPCM7XX_CLKDIV3, 6, 5, NPCM7XX_CLK_S_SPI0,
430*4882a593Smuzhiyun NPCM7XX_CLK_S_AHB, 0, 0, NPCM7XX_CLK_SPI0},
431*4882a593Smuzhiyun /*10-6 SPI0CKDV*/
432*4882a593Smuzhiyun {NPCM7XX_CLKDIV3, 1, 5, NPCM7XX_CLK_S_SPIX,
433*4882a593Smuzhiyun NPCM7XX_CLK_S_AHB, 0, 0, NPCM7XX_CLK_SPIX},
434*4882a593Smuzhiyun /*5-1 SPIXCKDV*/
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun static const struct npcm7xx_clk_gate_data npcm7xx_gates[] __initconst = {
439*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 31, "smb1-gate", NPCM7XX_CLK_S_APB2, 0},
440*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 30, "smb0-gate", NPCM7XX_CLK_S_APB2, 0},
441*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 29, "smb7-gate", NPCM7XX_CLK_S_APB2, 0},
442*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 28, "smb6-gate", NPCM7XX_CLK_S_APB2, 0},
443*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 27, "adc-gate", NPCM7XX_CLK_S_APB1, 0},
444*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 26, "wdt-gate", NPCM7XX_CLK_S_TIMER, 0},
445*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 25, "usbdev3-gate", NPCM7XX_CLK_S_AHB, 0},
446*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 24, "usbdev6-gate", NPCM7XX_CLK_S_AHB, 0},
447*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 23, "usbdev5-gate", NPCM7XX_CLK_S_AHB, 0},
448*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 22, "usbdev4-gate", NPCM7XX_CLK_S_AHB, 0},
449*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 21, "emc2-gate", NPCM7XX_CLK_S_AHB, 0},
450*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 20, "timer5_9-gate", NPCM7XX_CLK_S_APB1, 0},
451*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 19, "timer0_4-gate", NPCM7XX_CLK_S_APB1, 0},
452*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 18, "pwmm0-gate", NPCM7XX_CLK_S_APB3, 0},
453*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 17, "huart-gate", NPCM7XX_CLK_S_UART, 0},
454*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 16, "smb5-gate", NPCM7XX_CLK_S_APB2, 0},
455*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 15, "smb4-gate", NPCM7XX_CLK_S_APB2, 0},
456*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 14, "smb3-gate", NPCM7XX_CLK_S_APB2, 0},
457*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 13, "smb2-gate", NPCM7XX_CLK_S_APB2, 0},
458*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 12, "mc-gate", NPCM7XX_CLK_S_MC, 0},
459*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 11, "uart01-gate", NPCM7XX_CLK_S_APB1, 0},
460*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 10, "aes-gate", NPCM7XX_CLK_S_AHB, 0},
461*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 9, "peci-gate", NPCM7XX_CLK_S_APB3, 0},
462*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 8, "usbdev2-gate", NPCM7XX_CLK_S_AHB, 0},
463*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 7, "uart23-gate", NPCM7XX_CLK_S_APB1, 0},
464*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 6, "emc1-gate", NPCM7XX_CLK_S_AHB, 0},
465*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 5, "usbdev1-gate", NPCM7XX_CLK_S_AHB, 0},
466*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 4, "shm-gate", NPCM7XX_CLK_S_AHB, 0},
467*4882a593Smuzhiyun /* bit 3 is reserved */
468*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 2, "kcs-gate", NPCM7XX_CLK_S_APB1, 0},
469*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 1, "spi3-gate", NPCM7XX_CLK_S_AHB, 0},
470*4882a593Smuzhiyun {NPCM7XX_CLKEN1, 0, "spi0-gate", NPCM7XX_CLK_S_AHB, 0},
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 31, "cp-gate", NPCM7XX_CLK_S_AHB, 0},
473*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 30, "tock-gate", NPCM7XX_CLK_S_TOCK, 0},
474*4882a593Smuzhiyun /* bit 29 is reserved */
475*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 28, "gmac1-gate", NPCM7XX_CLK_S_AHB, 0},
476*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 27, "usbif-gate", NPCM7XX_CLK_S_USBIF, 0},
477*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 26, "usbhost-gate", NPCM7XX_CLK_S_AHB, 0},
478*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 25, "gmac2-gate", NPCM7XX_CLK_S_AHB, 0},
479*4882a593Smuzhiyun /* bit 24 is reserved */
480*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 23, "pspi2-gate", NPCM7XX_CLK_S_APB5, 0},
481*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 22, "pspi1-gate", NPCM7XX_CLK_S_APB5, 0},
482*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 21, "3des-gate", NPCM7XX_CLK_S_AHB, 0},
483*4882a593Smuzhiyun /* bit 20 is reserved */
484*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 19, "siox2-gate", NPCM7XX_CLK_S_APB3, 0},
485*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 18, "siox1-gate", NPCM7XX_CLK_S_APB3, 0},
486*4882a593Smuzhiyun /* bit 17 is reserved */
487*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 16, "fuse-gate", NPCM7XX_CLK_S_APB4, 0},
488*4882a593Smuzhiyun /* bit 15 is reserved */
489*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 14, "vcd-gate", NPCM7XX_CLK_S_AHB, 0},
490*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 13, "ece-gate", NPCM7XX_CLK_S_AHB, 0},
491*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 12, "vdma-gate", NPCM7XX_CLK_S_AHB, 0},
492*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 11, "ahbpcibrg-gate", NPCM7XX_CLK_S_AHB, 0},
493*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 10, "gfxsys-gate", NPCM7XX_CLK_S_APB1, 0},
494*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 9, "sdhc-gate", NPCM7XX_CLK_S_AHB, 0},
495*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 8, "mmc-gate", NPCM7XX_CLK_S_AHB, 0},
496*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 7, "mft7-gate", NPCM7XX_CLK_S_APB4, 0},
497*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 6, "mft6-gate", NPCM7XX_CLK_S_APB4, 0},
498*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 5, "mft5-gate", NPCM7XX_CLK_S_APB4, 0},
499*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 4, "mft4-gate", NPCM7XX_CLK_S_APB4, 0},
500*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 3, "mft3-gate", NPCM7XX_CLK_S_APB4, 0},
501*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 2, "mft2-gate", NPCM7XX_CLK_S_APB4, 0},
502*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 1, "mft1-gate", NPCM7XX_CLK_S_APB4, 0},
503*4882a593Smuzhiyun {NPCM7XX_CLKEN2, 0, "mft0-gate", NPCM7XX_CLK_S_APB4, 0},
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 31, "gpiom7-gate", NPCM7XX_CLK_S_APB1, 0},
506*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 30, "gpiom6-gate", NPCM7XX_CLK_S_APB1, 0},
507*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 29, "gpiom5-gate", NPCM7XX_CLK_S_APB1, 0},
508*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 28, "gpiom4-gate", NPCM7XX_CLK_S_APB1, 0},
509*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 27, "gpiom3-gate", NPCM7XX_CLK_S_APB1, 0},
510*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 26, "gpiom2-gate", NPCM7XX_CLK_S_APB1, 0},
511*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 25, "gpiom1-gate", NPCM7XX_CLK_S_APB1, 0},
512*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 24, "gpiom0-gate", NPCM7XX_CLK_S_APB1, 0},
513*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 23, "espi-gate", NPCM7XX_CLK_S_APB2, 0},
514*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 22, "smb11-gate", NPCM7XX_CLK_S_APB2, 0},
515*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 21, "smb10-gate", NPCM7XX_CLK_S_APB2, 0},
516*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 20, "smb9-gate", NPCM7XX_CLK_S_APB2, 0},
517*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 19, "smb8-gate", NPCM7XX_CLK_S_APB2, 0},
518*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 18, "smb15-gate", NPCM7XX_CLK_S_APB2, 0},
519*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 17, "rng-gate", NPCM7XX_CLK_S_APB1, 0},
520*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 16, "timer10_14-gate", NPCM7XX_CLK_S_APB1, 0},
521*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 15, "pcirc-gate", NPCM7XX_CLK_S_AHB, 0},
522*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 14, "sececc-gate", NPCM7XX_CLK_S_AHB, 0},
523*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 13, "sha-gate", NPCM7XX_CLK_S_AHB, 0},
524*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 12, "smb14-gate", NPCM7XX_CLK_S_APB2, 0},
525*4882a593Smuzhiyun /* bit 11 is reserved */
526*4882a593Smuzhiyun /* bit 10 is reserved */
527*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 9, "pcimbx-gate", NPCM7XX_CLK_S_AHB, 0},
528*4882a593Smuzhiyun /* bit 8 is reserved */
529*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 7, "usbdev9-gate", NPCM7XX_CLK_S_AHB, 0},
530*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 6, "usbdev8-gate", NPCM7XX_CLK_S_AHB, 0},
531*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 5, "usbdev7-gate", NPCM7XX_CLK_S_AHB, 0},
532*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 4, "usbdev0-gate", NPCM7XX_CLK_S_AHB, 0},
533*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 3, "smb13-gate", NPCM7XX_CLK_S_APB2, 0},
534*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 2, "spix-gate", NPCM7XX_CLK_S_AHB, 0},
535*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 1, "smb12-gate", NPCM7XX_CLK_S_APB2, 0},
536*4882a593Smuzhiyun {NPCM7XX_CLKEN3, 0, "pwmm1-gate", NPCM7XX_CLK_S_APB3, 0},
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static DEFINE_SPINLOCK(npcm7xx_clk_lock);
540*4882a593Smuzhiyun
npcm7xx_clk_init(struct device_node * clk_np)541*4882a593Smuzhiyun static void __init npcm7xx_clk_init(struct device_node *clk_np)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct clk_hw_onecell_data *npcm7xx_clk_data;
544*4882a593Smuzhiyun void __iomem *clk_base;
545*4882a593Smuzhiyun struct resource res;
546*4882a593Smuzhiyun struct clk_hw *hw;
547*4882a593Smuzhiyun int ret;
548*4882a593Smuzhiyun int i;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun ret = of_address_to_resource(clk_np, 0, &res);
551*4882a593Smuzhiyun if (ret) {
552*4882a593Smuzhiyun pr_err("%pOFn: failed to get resource, ret %d\n", clk_np,
553*4882a593Smuzhiyun ret);
554*4882a593Smuzhiyun return;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun clk_base = ioremap(res.start, resource_size(&res));
558*4882a593Smuzhiyun if (!clk_base)
559*4882a593Smuzhiyun goto npcm7xx_init_error;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun npcm7xx_clk_data = kzalloc(struct_size(npcm7xx_clk_data, hws,
562*4882a593Smuzhiyun NPCM7XX_NUM_CLOCKS), GFP_KERNEL);
563*4882a593Smuzhiyun if (!npcm7xx_clk_data)
564*4882a593Smuzhiyun goto npcm7xx_init_np_err;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun npcm7xx_clk_data->num = NPCM7XX_NUM_CLOCKS;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun for (i = 0; i < NPCM7XX_NUM_CLOCKS; i++)
569*4882a593Smuzhiyun npcm7xx_clk_data->hws[i] = ERR_PTR(-EPROBE_DEFER);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* Register plls */
572*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(npcm7xx_plls); i++) {
573*4882a593Smuzhiyun const struct npcm7xx_clk_pll_data *pll_data = &npcm7xx_plls[i];
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun hw = npcm7xx_clk_register_pll(clk_base + pll_data->reg,
576*4882a593Smuzhiyun pll_data->name, pll_data->parent_name, pll_data->flags);
577*4882a593Smuzhiyun if (IS_ERR(hw)) {
578*4882a593Smuzhiyun pr_err("npcm7xx_clk: Can't register pll\n");
579*4882a593Smuzhiyun goto npcm7xx_init_fail;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun if (pll_data->onecell_idx >= 0)
583*4882a593Smuzhiyun npcm7xx_clk_data->hws[pll_data->onecell_idx] = hw;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Register fixed dividers */
587*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(NULL, NPCM7XX_CLK_S_PLL1_DIV2,
588*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL1, 0, 1, 2);
589*4882a593Smuzhiyun if (IS_ERR(hw)) {
590*4882a593Smuzhiyun pr_err("npcm7xx_clk: Can't register fixed div\n");
591*4882a593Smuzhiyun goto npcm7xx_init_fail;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(NULL, NPCM7XX_CLK_S_PLL2_DIV2,
595*4882a593Smuzhiyun NPCM7XX_CLK_S_PLL2, 0, 1, 2);
596*4882a593Smuzhiyun if (IS_ERR(hw)) {
597*4882a593Smuzhiyun pr_err("npcm7xx_clk: Can't register div2\n");
598*4882a593Smuzhiyun goto npcm7xx_init_fail;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* Register muxes */
602*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(npcm7xx_muxes); i++) {
603*4882a593Smuzhiyun const struct npcm7xx_clk_mux_data *mux_data = &npcm7xx_muxes[i];
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun hw = clk_hw_register_mux_table(NULL,
606*4882a593Smuzhiyun mux_data->name,
607*4882a593Smuzhiyun mux_data->parent_names, mux_data->num_parents,
608*4882a593Smuzhiyun mux_data->flags, clk_base + NPCM7XX_CLKSEL,
609*4882a593Smuzhiyun mux_data->shift, mux_data->mask, 0,
610*4882a593Smuzhiyun mux_data->table, &npcm7xx_clk_lock);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if (IS_ERR(hw)) {
613*4882a593Smuzhiyun pr_err("npcm7xx_clk: Can't register mux\n");
614*4882a593Smuzhiyun goto npcm7xx_init_fail;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (mux_data->onecell_idx >= 0)
618*4882a593Smuzhiyun npcm7xx_clk_data->hws[mux_data->onecell_idx] = hw;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /* Register clock dividers specified in npcm7xx_divs */
622*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(npcm7xx_divs); i++) {
623*4882a593Smuzhiyun const struct npcm7xx_clk_div_data *div_data = &npcm7xx_divs[i];
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun hw = clk_hw_register_divider(NULL, div_data->name,
626*4882a593Smuzhiyun div_data->parent_name,
627*4882a593Smuzhiyun div_data->flags,
628*4882a593Smuzhiyun clk_base + div_data->reg,
629*4882a593Smuzhiyun div_data->shift, div_data->width,
630*4882a593Smuzhiyun div_data->clk_divider_flags, &npcm7xx_clk_lock);
631*4882a593Smuzhiyun if (IS_ERR(hw)) {
632*4882a593Smuzhiyun pr_err("npcm7xx_clk: Can't register div table\n");
633*4882a593Smuzhiyun goto npcm7xx_init_fail;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (div_data->onecell_idx >= 0)
637*4882a593Smuzhiyun npcm7xx_clk_data->hws[div_data->onecell_idx] = hw;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun ret = of_clk_add_hw_provider(clk_np, of_clk_hw_onecell_get,
641*4882a593Smuzhiyun npcm7xx_clk_data);
642*4882a593Smuzhiyun if (ret)
643*4882a593Smuzhiyun pr_err("failed to add DT provider: %d\n", ret);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun of_node_put(clk_np);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun npcm7xx_init_fail:
650*4882a593Smuzhiyun kfree(npcm7xx_clk_data->hws);
651*4882a593Smuzhiyun npcm7xx_init_np_err:
652*4882a593Smuzhiyun iounmap(clk_base);
653*4882a593Smuzhiyun npcm7xx_init_error:
654*4882a593Smuzhiyun of_node_put(clk_np);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun CLK_OF_DECLARE(npcm7xx_clk_init, "nuvoton,npcm750-clk", npcm7xx_clk_init);
657