xref: /OK3568_Linux_fs/kernel/drivers/clk/clk-milbeaut.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2018 Socionext Inc.
4*4882a593Smuzhiyun  * Copyright (C) 2016 Linaro Ltd.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/iopoll.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define M10V_CLKSEL1		0x0
17*4882a593Smuzhiyun #define CLKSEL(n)	(((n) - 1) * 4 + M10V_CLKSEL1)
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define M10V_PLL1		"pll1"
20*4882a593Smuzhiyun #define M10V_PLL1DIV2		"pll1-2"
21*4882a593Smuzhiyun #define M10V_PLL2		"pll2"
22*4882a593Smuzhiyun #define M10V_PLL2DIV2		"pll2-2"
23*4882a593Smuzhiyun #define M10V_PLL6		"pll6"
24*4882a593Smuzhiyun #define M10V_PLL6DIV2		"pll6-2"
25*4882a593Smuzhiyun #define M10V_PLL6DIV3		"pll6-3"
26*4882a593Smuzhiyun #define M10V_PLL7		"pll7"
27*4882a593Smuzhiyun #define M10V_PLL7DIV2		"pll7-2"
28*4882a593Smuzhiyun #define M10V_PLL7DIV5		"pll7-5"
29*4882a593Smuzhiyun #define M10V_PLL9		"pll9"
30*4882a593Smuzhiyun #define M10V_PLL10		"pll10"
31*4882a593Smuzhiyun #define M10V_PLL10DIV2		"pll10-2"
32*4882a593Smuzhiyun #define M10V_PLL11		"pll11"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define M10V_SPI_PARENT0	"spi-parent0"
35*4882a593Smuzhiyun #define M10V_SPI_PARENT1	"spi-parent1"
36*4882a593Smuzhiyun #define M10V_SPI_PARENT2	"spi-parent2"
37*4882a593Smuzhiyun #define M10V_UHS1CLK2_PARENT0	"uhs1clk2-parent0"
38*4882a593Smuzhiyun #define M10V_UHS1CLK2_PARENT1	"uhs1clk2-parent1"
39*4882a593Smuzhiyun #define M10V_UHS1CLK2_PARENT2	"uhs1clk2-parent2"
40*4882a593Smuzhiyun #define M10V_UHS1CLK1_PARENT0	"uhs1clk1-parent0"
41*4882a593Smuzhiyun #define M10V_UHS1CLK1_PARENT1	"uhs1clk1-parent1"
42*4882a593Smuzhiyun #define M10V_NFCLK_PARENT0	"nfclk-parent0"
43*4882a593Smuzhiyun #define M10V_NFCLK_PARENT1	"nfclk-parent1"
44*4882a593Smuzhiyun #define M10V_NFCLK_PARENT2	"nfclk-parent2"
45*4882a593Smuzhiyun #define M10V_NFCLK_PARENT3	"nfclk-parent3"
46*4882a593Smuzhiyun #define M10V_NFCLK_PARENT4	"nfclk-parent4"
47*4882a593Smuzhiyun #define M10V_NFCLK_PARENT5	"nfclk-parent5"
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define M10V_DCHREQ		1
50*4882a593Smuzhiyun #define M10V_UPOLL_RATE		1
51*4882a593Smuzhiyun #define M10V_UTIMEOUT		250
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define M10V_EMMCCLK_ID		0
54*4882a593Smuzhiyun #define M10V_ACLK_ID		1
55*4882a593Smuzhiyun #define M10V_HCLK_ID		2
56*4882a593Smuzhiyun #define M10V_PCLK_ID		3
57*4882a593Smuzhiyun #define M10V_RCLK_ID		4
58*4882a593Smuzhiyun #define M10V_SPICLK_ID		5
59*4882a593Smuzhiyun #define M10V_NFCLK_ID		6
60*4882a593Smuzhiyun #define M10V_UHS1CLK2_ID	7
61*4882a593Smuzhiyun #define M10V_NUM_CLKS		8
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define to_m10v_div(_hw)        container_of(_hw, struct m10v_clk_divider, hw)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static struct clk_hw_onecell_data *m10v_clk_data;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static DEFINE_SPINLOCK(m10v_crglock);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun struct m10v_clk_div_factors {
70*4882a593Smuzhiyun 	const char			*name;
71*4882a593Smuzhiyun 	const char			*parent_name;
72*4882a593Smuzhiyun 	u32				offset;
73*4882a593Smuzhiyun 	u8				shift;
74*4882a593Smuzhiyun 	u8				width;
75*4882a593Smuzhiyun 	const struct clk_div_table	*table;
76*4882a593Smuzhiyun 	unsigned long			div_flags;
77*4882a593Smuzhiyun 	int				onecell_idx;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun struct m10v_clk_div_fixed_data {
81*4882a593Smuzhiyun 	const char	*name;
82*4882a593Smuzhiyun 	const char	*parent_name;
83*4882a593Smuzhiyun 	u8		div;
84*4882a593Smuzhiyun 	u8		mult;
85*4882a593Smuzhiyun 	int		onecell_idx;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun struct m10v_clk_mux_factors {
89*4882a593Smuzhiyun 	const char		*name;
90*4882a593Smuzhiyun 	const char * const	*parent_names;
91*4882a593Smuzhiyun 	u8			num_parents;
92*4882a593Smuzhiyun 	u32			offset;
93*4882a593Smuzhiyun 	u8			shift;
94*4882a593Smuzhiyun 	u8			mask;
95*4882a593Smuzhiyun 	u32			*table;
96*4882a593Smuzhiyun 	unsigned long		mux_flags;
97*4882a593Smuzhiyun 	int			onecell_idx;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static const struct clk_div_table emmcclk_table[] = {
101*4882a593Smuzhiyun 	{ .val = 0, .div = 8 },
102*4882a593Smuzhiyun 	{ .val = 1, .div = 9 },
103*4882a593Smuzhiyun 	{ .val = 2, .div = 10 },
104*4882a593Smuzhiyun 	{ .val = 3, .div = 15 },
105*4882a593Smuzhiyun 	{ .div = 0 },
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static const struct clk_div_table mclk400_table[] = {
109*4882a593Smuzhiyun 	{ .val = 1, .div = 2 },
110*4882a593Smuzhiyun 	{ .val = 3, .div = 4 },
111*4882a593Smuzhiyun 	{ .div = 0 },
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct clk_div_table mclk200_table[] = {
115*4882a593Smuzhiyun 	{ .val = 3, .div = 4 },
116*4882a593Smuzhiyun 	{ .val = 7, .div = 8 },
117*4882a593Smuzhiyun 	{ .div = 0 },
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const struct clk_div_table aclk400_table[] = {
121*4882a593Smuzhiyun 	{ .val = 1, .div = 2 },
122*4882a593Smuzhiyun 	{ .val = 3, .div = 4 },
123*4882a593Smuzhiyun 	{ .div = 0 },
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static const struct clk_div_table aclk300_table[] = {
127*4882a593Smuzhiyun 	{ .val = 0, .div = 2 },
128*4882a593Smuzhiyun 	{ .val = 1, .div = 3 },
129*4882a593Smuzhiyun 	{ .div = 0 },
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static const struct clk_div_table aclk_table[] = {
133*4882a593Smuzhiyun 	{ .val = 3, .div = 4 },
134*4882a593Smuzhiyun 	{ .val = 7, .div = 8 },
135*4882a593Smuzhiyun 	{ .div = 0 },
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun static const struct clk_div_table aclkexs_table[] = {
139*4882a593Smuzhiyun 	{ .val = 3, .div = 4 },
140*4882a593Smuzhiyun 	{ .val = 4, .div = 5 },
141*4882a593Smuzhiyun 	{ .val = 5, .div = 6 },
142*4882a593Smuzhiyun 	{ .val = 7, .div = 8 },
143*4882a593Smuzhiyun 	{ .div = 0 },
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static const struct clk_div_table hclk_table[] = {
147*4882a593Smuzhiyun 	{ .val = 7, .div = 8 },
148*4882a593Smuzhiyun 	{ .val = 15, .div = 16 },
149*4882a593Smuzhiyun 	{ .div = 0 },
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static const struct clk_div_table hclkbmh_table[] = {
153*4882a593Smuzhiyun 	{ .val = 3, .div = 4 },
154*4882a593Smuzhiyun 	{ .val = 7, .div = 8 },
155*4882a593Smuzhiyun 	{ .div = 0 },
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static const struct clk_div_table pclk_table[] = {
159*4882a593Smuzhiyun 	{ .val = 15, .div = 16 },
160*4882a593Smuzhiyun 	{ .val = 31, .div = 32 },
161*4882a593Smuzhiyun 	{ .div = 0 },
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun static const struct clk_div_table rclk_table[] = {
165*4882a593Smuzhiyun 	{ .val = 0, .div = 8 },
166*4882a593Smuzhiyun 	{ .val = 1, .div = 16 },
167*4882a593Smuzhiyun 	{ .val = 2, .div = 24 },
168*4882a593Smuzhiyun 	{ .val = 3, .div = 32 },
169*4882a593Smuzhiyun 	{ .div = 0 },
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun static const struct clk_div_table uhs1clk0_table[] = {
173*4882a593Smuzhiyun 	{ .val = 0, .div = 2 },
174*4882a593Smuzhiyun 	{ .val = 1, .div = 3 },
175*4882a593Smuzhiyun 	{ .val = 2, .div = 4 },
176*4882a593Smuzhiyun 	{ .val = 3, .div = 8 },
177*4882a593Smuzhiyun 	{ .val = 4, .div = 16 },
178*4882a593Smuzhiyun 	{ .div = 0 },
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static const struct clk_div_table uhs2clk_table[] = {
182*4882a593Smuzhiyun 	{ .val = 0, .div = 9 },
183*4882a593Smuzhiyun 	{ .val = 1, .div = 10 },
184*4882a593Smuzhiyun 	{ .val = 2, .div = 11 },
185*4882a593Smuzhiyun 	{ .val = 3, .div = 12 },
186*4882a593Smuzhiyun 	{ .val = 4, .div = 13 },
187*4882a593Smuzhiyun 	{ .val = 5, .div = 14 },
188*4882a593Smuzhiyun 	{ .val = 6, .div = 16 },
189*4882a593Smuzhiyun 	{ .val = 7, .div = 18 },
190*4882a593Smuzhiyun 	{ .div = 0 },
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static u32 spi_mux_table[] = {0, 1, 2};
194*4882a593Smuzhiyun static const char * const spi_mux_names[] = {
195*4882a593Smuzhiyun 	M10V_SPI_PARENT0, M10V_SPI_PARENT1, M10V_SPI_PARENT2
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static u32 uhs1clk2_mux_table[] = {2, 3, 4, 8};
199*4882a593Smuzhiyun static const char * const uhs1clk2_mux_names[] = {
200*4882a593Smuzhiyun 	M10V_UHS1CLK2_PARENT0, M10V_UHS1CLK2_PARENT1,
201*4882a593Smuzhiyun 	M10V_UHS1CLK2_PARENT2, M10V_PLL6DIV2
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static u32 uhs1clk1_mux_table[] = {3, 4, 8};
205*4882a593Smuzhiyun static const char * const uhs1clk1_mux_names[] = {
206*4882a593Smuzhiyun 	M10V_UHS1CLK1_PARENT0, M10V_UHS1CLK1_PARENT1, M10V_PLL6DIV2
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static u32 nfclk_mux_table[] = {0, 1, 2, 3, 4, 8};
210*4882a593Smuzhiyun static const char * const nfclk_mux_names[] = {
211*4882a593Smuzhiyun 	M10V_NFCLK_PARENT0, M10V_NFCLK_PARENT1, M10V_NFCLK_PARENT2,
212*4882a593Smuzhiyun 	M10V_NFCLK_PARENT3, M10V_NFCLK_PARENT4, M10V_NFCLK_PARENT5
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static const struct m10v_clk_div_fixed_data m10v_pll_fixed_data[] = {
216*4882a593Smuzhiyun 	{M10V_PLL1, NULL, 1, 40, -1},
217*4882a593Smuzhiyun 	{M10V_PLL2, NULL, 1, 30, -1},
218*4882a593Smuzhiyun 	{M10V_PLL6, NULL, 1, 35, -1},
219*4882a593Smuzhiyun 	{M10V_PLL7, NULL, 1, 40, -1},
220*4882a593Smuzhiyun 	{M10V_PLL9, NULL, 1, 33, -1},
221*4882a593Smuzhiyun 	{M10V_PLL10, NULL, 5, 108, -1},
222*4882a593Smuzhiyun 	{M10V_PLL10DIV2, M10V_PLL10, 2, 1, -1},
223*4882a593Smuzhiyun 	{M10V_PLL11, NULL, 2, 75, -1},
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static const struct m10v_clk_div_fixed_data m10v_div_fixed_data[] = {
227*4882a593Smuzhiyun 	{"usb2", NULL, 2, 1, -1},
228*4882a593Smuzhiyun 	{"pcisuppclk", NULL, 20, 1, -1},
229*4882a593Smuzhiyun 	{M10V_PLL1DIV2, M10V_PLL1, 2, 1, -1},
230*4882a593Smuzhiyun 	{M10V_PLL2DIV2, M10V_PLL2, 2, 1, -1},
231*4882a593Smuzhiyun 	{M10V_PLL6DIV2, M10V_PLL6, 2, 1, -1},
232*4882a593Smuzhiyun 	{M10V_PLL6DIV3, M10V_PLL6, 3, 1, -1},
233*4882a593Smuzhiyun 	{M10V_PLL7DIV2, M10V_PLL7, 2, 1, -1},
234*4882a593Smuzhiyun 	{M10V_PLL7DIV5, M10V_PLL7, 5, 1, -1},
235*4882a593Smuzhiyun 	{"ca7wd", M10V_PLL2DIV2, 12, 1, -1},
236*4882a593Smuzhiyun 	{"pclkca7wd", M10V_PLL1DIV2, 16, 1, -1},
237*4882a593Smuzhiyun 	{M10V_SPI_PARENT0, M10V_PLL10DIV2, 2, 1, -1},
238*4882a593Smuzhiyun 	{M10V_SPI_PARENT1, M10V_PLL10DIV2, 4, 1, -1},
239*4882a593Smuzhiyun 	{M10V_SPI_PARENT2, M10V_PLL7DIV2, 8, 1, -1},
240*4882a593Smuzhiyun 	{M10V_UHS1CLK2_PARENT0, M10V_PLL7, 4, 1, -1},
241*4882a593Smuzhiyun 	{M10V_UHS1CLK2_PARENT1, M10V_PLL7, 8, 1, -1},
242*4882a593Smuzhiyun 	{M10V_UHS1CLK2_PARENT2, M10V_PLL7, 16, 1, -1},
243*4882a593Smuzhiyun 	{M10V_UHS1CLK1_PARENT0, M10V_PLL7, 8, 1, -1},
244*4882a593Smuzhiyun 	{M10V_UHS1CLK1_PARENT1, M10V_PLL7, 16, 1, -1},
245*4882a593Smuzhiyun 	{M10V_NFCLK_PARENT0, M10V_PLL7DIV2, 8, 1, -1},
246*4882a593Smuzhiyun 	{M10V_NFCLK_PARENT1, M10V_PLL7DIV2, 10, 1, -1},
247*4882a593Smuzhiyun 	{M10V_NFCLK_PARENT2, M10V_PLL7DIV2, 13, 1, -1},
248*4882a593Smuzhiyun 	{M10V_NFCLK_PARENT3, M10V_PLL7DIV2, 16, 1, -1},
249*4882a593Smuzhiyun 	{M10V_NFCLK_PARENT4, M10V_PLL7DIV2, 40, 1, -1},
250*4882a593Smuzhiyun 	{M10V_NFCLK_PARENT5, M10V_PLL7DIV5, 10, 1, -1},
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static const struct m10v_clk_div_factors m10v_div_factor_data[] = {
254*4882a593Smuzhiyun 	{"emmc", M10V_PLL11, CLKSEL(1), 28, 3, emmcclk_table, 0,
255*4882a593Smuzhiyun 		M10V_EMMCCLK_ID},
256*4882a593Smuzhiyun 	{"mclk400", M10V_PLL1DIV2, CLKSEL(10), 7, 3, mclk400_table, 0, -1},
257*4882a593Smuzhiyun 	{"mclk200", M10V_PLL1DIV2, CLKSEL(10), 3, 4, mclk200_table, 0, -1},
258*4882a593Smuzhiyun 	{"aclk400", M10V_PLL1DIV2, CLKSEL(10), 0, 3, aclk400_table, 0, -1},
259*4882a593Smuzhiyun 	{"aclk300", M10V_PLL2DIV2, CLKSEL(12), 0, 2, aclk300_table, 0, -1},
260*4882a593Smuzhiyun 	{"aclk", M10V_PLL1DIV2, CLKSEL(9), 20, 4, aclk_table, 0, M10V_ACLK_ID},
261*4882a593Smuzhiyun 	{"aclkexs", M10V_PLL1DIV2, CLKSEL(9), 16, 4, aclkexs_table, 0, -1},
262*4882a593Smuzhiyun 	{"hclk", M10V_PLL1DIV2, CLKSEL(9), 7, 5, hclk_table, 0, M10V_HCLK_ID},
263*4882a593Smuzhiyun 	{"hclkbmh", M10V_PLL1DIV2, CLKSEL(9), 12, 4, hclkbmh_table, 0, -1},
264*4882a593Smuzhiyun 	{"pclk", M10V_PLL1DIV2, CLKSEL(9), 0, 7, pclk_table, 0, M10V_PCLK_ID},
265*4882a593Smuzhiyun 	{"uhs1clk0", M10V_PLL7, CLKSEL(1), 3, 5, uhs1clk0_table, 0, -1},
266*4882a593Smuzhiyun 	{"uhs2clk", M10V_PLL6DIV3, CLKSEL(1), 18, 4, uhs2clk_table, 0, -1},
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun static const struct m10v_clk_mux_factors m10v_mux_factor_data[] = {
270*4882a593Smuzhiyun 	{"spi", spi_mux_names, ARRAY_SIZE(spi_mux_names),
271*4882a593Smuzhiyun 		CLKSEL(8), 3, 7, spi_mux_table, 0, M10V_SPICLK_ID},
272*4882a593Smuzhiyun 	{"uhs1clk2", uhs1clk2_mux_names, ARRAY_SIZE(uhs1clk2_mux_names),
273*4882a593Smuzhiyun 		CLKSEL(1), 13, 31, uhs1clk2_mux_table, 0, M10V_UHS1CLK2_ID},
274*4882a593Smuzhiyun 	{"uhs1clk1", uhs1clk1_mux_names, ARRAY_SIZE(uhs1clk1_mux_names),
275*4882a593Smuzhiyun 		CLKSEL(1), 8, 31, uhs1clk1_mux_table, 0, -1},
276*4882a593Smuzhiyun 	{"nfclk", nfclk_mux_names, ARRAY_SIZE(nfclk_mux_names),
277*4882a593Smuzhiyun 		CLKSEL(1), 22, 127, nfclk_mux_table, 0, M10V_NFCLK_ID},
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
m10v_mux_get_parent(struct clk_hw * hw)280*4882a593Smuzhiyun static u8 m10v_mux_get_parent(struct clk_hw *hw)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct clk_mux *mux = to_clk_mux(hw);
283*4882a593Smuzhiyun 	u32 val;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	val = readl(mux->reg) >> mux->shift;
286*4882a593Smuzhiyun 	val &= mux->mask;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return clk_mux_val_to_index(hw, mux->table, mux->flags, val);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
m10v_mux_set_parent(struct clk_hw * hw,u8 index)291*4882a593Smuzhiyun static int m10v_mux_set_parent(struct clk_hw *hw, u8 index)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	struct clk_mux *mux = to_clk_mux(hw);
294*4882a593Smuzhiyun 	u32 val = clk_mux_index_to_val(mux->table, mux->flags, index);
295*4882a593Smuzhiyun 	unsigned long flags = 0;
296*4882a593Smuzhiyun 	u32 reg;
297*4882a593Smuzhiyun 	u32 write_en = BIT(fls(mux->mask) - 1);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (mux->lock)
300*4882a593Smuzhiyun 		spin_lock_irqsave(mux->lock, flags);
301*4882a593Smuzhiyun 	else
302*4882a593Smuzhiyun 		__acquire(mux->lock);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	reg = readl(mux->reg);
305*4882a593Smuzhiyun 	reg &= ~(mux->mask << mux->shift);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	val = (val | write_en) << mux->shift;
308*4882a593Smuzhiyun 	reg |= val;
309*4882a593Smuzhiyun 	writel(reg, mux->reg);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (mux->lock)
312*4882a593Smuzhiyun 		spin_unlock_irqrestore(mux->lock, flags);
313*4882a593Smuzhiyun 	else
314*4882a593Smuzhiyun 		__release(mux->lock);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static const struct clk_ops m10v_mux_ops = {
320*4882a593Smuzhiyun 	.get_parent = m10v_mux_get_parent,
321*4882a593Smuzhiyun 	.set_parent = m10v_mux_set_parent,
322*4882a593Smuzhiyun 	.determine_rate = __clk_mux_determine_rate,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
m10v_clk_hw_register_mux(struct device * dev,const char * name,const char * const * parent_names,u8 num_parents,unsigned long flags,void __iomem * reg,u8 shift,u32 mask,u8 clk_mux_flags,u32 * table,spinlock_t * lock)325*4882a593Smuzhiyun static struct clk_hw *m10v_clk_hw_register_mux(struct device *dev,
326*4882a593Smuzhiyun 			const char *name, const char * const *parent_names,
327*4882a593Smuzhiyun 			u8 num_parents, unsigned long flags, void __iomem *reg,
328*4882a593Smuzhiyun 			u8 shift, u32 mask, u8 clk_mux_flags, u32 *table,
329*4882a593Smuzhiyun 			spinlock_t *lock)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct clk_mux *mux;
332*4882a593Smuzhiyun 	struct clk_hw *hw;
333*4882a593Smuzhiyun 	struct clk_init_data init;
334*4882a593Smuzhiyun 	int ret;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	mux = kzalloc(sizeof(*mux), GFP_KERNEL);
337*4882a593Smuzhiyun 	if (!mux)
338*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	init.name = name;
341*4882a593Smuzhiyun 	init.ops = &m10v_mux_ops;
342*4882a593Smuzhiyun 	init.flags = flags;
343*4882a593Smuzhiyun 	init.parent_names = parent_names;
344*4882a593Smuzhiyun 	init.num_parents = num_parents;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	mux->reg = reg;
347*4882a593Smuzhiyun 	mux->shift = shift;
348*4882a593Smuzhiyun 	mux->mask = mask;
349*4882a593Smuzhiyun 	mux->flags = clk_mux_flags;
350*4882a593Smuzhiyun 	mux->lock = lock;
351*4882a593Smuzhiyun 	mux->table = table;
352*4882a593Smuzhiyun 	mux->hw.init = &init;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	hw = &mux->hw;
355*4882a593Smuzhiyun 	ret = clk_hw_register(dev, hw);
356*4882a593Smuzhiyun 	if (ret) {
357*4882a593Smuzhiyun 		kfree(mux);
358*4882a593Smuzhiyun 		hw = ERR_PTR(ret);
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	return hw;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun struct m10v_clk_divider {
366*4882a593Smuzhiyun 	struct clk_hw	hw;
367*4882a593Smuzhiyun 	void __iomem	*reg;
368*4882a593Smuzhiyun 	u8		shift;
369*4882a593Smuzhiyun 	u8		width;
370*4882a593Smuzhiyun 	u8		flags;
371*4882a593Smuzhiyun 	const struct clk_div_table	*table;
372*4882a593Smuzhiyun 	spinlock_t	*lock;
373*4882a593Smuzhiyun 	void __iomem	*write_valid_reg;
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
m10v_clk_divider_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)376*4882a593Smuzhiyun static unsigned long m10v_clk_divider_recalc_rate(struct clk_hw *hw,
377*4882a593Smuzhiyun 		unsigned long parent_rate)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	struct m10v_clk_divider *divider = to_m10v_div(hw);
380*4882a593Smuzhiyun 	unsigned int val;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	val = readl(divider->reg) >> divider->shift;
383*4882a593Smuzhiyun 	val &= clk_div_mask(divider->width);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return divider_recalc_rate(hw, parent_rate, val, divider->table,
386*4882a593Smuzhiyun 				   divider->flags, divider->width);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
m10v_clk_divider_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)389*4882a593Smuzhiyun static long m10v_clk_divider_round_rate(struct clk_hw *hw, unsigned long rate,
390*4882a593Smuzhiyun 				unsigned long *prate)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct m10v_clk_divider *divider = to_m10v_div(hw);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/* if read only, just return current value */
395*4882a593Smuzhiyun 	if (divider->flags & CLK_DIVIDER_READ_ONLY) {
396*4882a593Smuzhiyun 		u32 val;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 		val = readl(divider->reg) >> divider->shift;
399*4882a593Smuzhiyun 		val &= clk_div_mask(divider->width);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 		return divider_ro_round_rate(hw, rate, prate, divider->table,
402*4882a593Smuzhiyun 					     divider->width, divider->flags,
403*4882a593Smuzhiyun 					     val);
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	return divider_round_rate(hw, rate, prate, divider->table,
407*4882a593Smuzhiyun 				  divider->width, divider->flags);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
m10v_clk_divider_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)410*4882a593Smuzhiyun static int m10v_clk_divider_set_rate(struct clk_hw *hw, unsigned long rate,
411*4882a593Smuzhiyun 				unsigned long parent_rate)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	struct m10v_clk_divider *divider = to_m10v_div(hw);
414*4882a593Smuzhiyun 	int value;
415*4882a593Smuzhiyun 	unsigned long flags = 0;
416*4882a593Smuzhiyun 	u32 val;
417*4882a593Smuzhiyun 	u32 write_en = BIT(divider->width - 1);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	value = divider_get_val(rate, parent_rate, divider->table,
420*4882a593Smuzhiyun 				divider->width, divider->flags);
421*4882a593Smuzhiyun 	if (value < 0)
422*4882a593Smuzhiyun 		return value;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	if (divider->lock)
425*4882a593Smuzhiyun 		spin_lock_irqsave(divider->lock, flags);
426*4882a593Smuzhiyun 	else
427*4882a593Smuzhiyun 		__acquire(divider->lock);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	val = readl(divider->reg);
430*4882a593Smuzhiyun 	val &= ~(clk_div_mask(divider->width) << divider->shift);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	val |= ((u32)value | write_en) << divider->shift;
433*4882a593Smuzhiyun 	writel(val, divider->reg);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	if (divider->write_valid_reg) {
436*4882a593Smuzhiyun 		writel(M10V_DCHREQ, divider->write_valid_reg);
437*4882a593Smuzhiyun 		if (readl_poll_timeout(divider->write_valid_reg, val,
438*4882a593Smuzhiyun 			!val, M10V_UPOLL_RATE, M10V_UTIMEOUT))
439*4882a593Smuzhiyun 			pr_err("%s:%s couldn't stabilize\n",
440*4882a593Smuzhiyun 				__func__, clk_hw_get_name(hw));
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (divider->lock)
444*4882a593Smuzhiyun 		spin_unlock_irqrestore(divider->lock, flags);
445*4882a593Smuzhiyun 	else
446*4882a593Smuzhiyun 		__release(divider->lock);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static const struct clk_ops m10v_clk_divider_ops = {
452*4882a593Smuzhiyun 	.recalc_rate = m10v_clk_divider_recalc_rate,
453*4882a593Smuzhiyun 	.round_rate = m10v_clk_divider_round_rate,
454*4882a593Smuzhiyun 	.set_rate = m10v_clk_divider_set_rate,
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun 
m10v_clk_hw_register_divider(struct device * dev,const char * name,const char * parent_name,unsigned long flags,void __iomem * reg,u8 shift,u8 width,u8 clk_divider_flags,const struct clk_div_table * table,spinlock_t * lock,void __iomem * write_valid_reg)457*4882a593Smuzhiyun static struct clk_hw *m10v_clk_hw_register_divider(struct device *dev,
458*4882a593Smuzhiyun 		const char *name, const char *parent_name, unsigned long flags,
459*4882a593Smuzhiyun 		void __iomem *reg, u8 shift, u8 width,
460*4882a593Smuzhiyun 		u8 clk_divider_flags, const struct clk_div_table *table,
461*4882a593Smuzhiyun 		spinlock_t *lock, void __iomem *write_valid_reg)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct m10v_clk_divider *div;
464*4882a593Smuzhiyun 	struct clk_hw *hw;
465*4882a593Smuzhiyun 	struct clk_init_data init;
466*4882a593Smuzhiyun 	int ret;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	div = kzalloc(sizeof(*div), GFP_KERNEL);
469*4882a593Smuzhiyun 	if (!div)
470*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	init.name = name;
473*4882a593Smuzhiyun 	init.ops = &m10v_clk_divider_ops;
474*4882a593Smuzhiyun 	init.flags = flags;
475*4882a593Smuzhiyun 	init.parent_names = &parent_name;
476*4882a593Smuzhiyun 	init.num_parents = 1;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	div->reg = reg;
479*4882a593Smuzhiyun 	div->shift = shift;
480*4882a593Smuzhiyun 	div->width = width;
481*4882a593Smuzhiyun 	div->flags = clk_divider_flags;
482*4882a593Smuzhiyun 	div->lock = lock;
483*4882a593Smuzhiyun 	div->hw.init = &init;
484*4882a593Smuzhiyun 	div->table = table;
485*4882a593Smuzhiyun 	div->write_valid_reg = write_valid_reg;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/* register the clock */
488*4882a593Smuzhiyun 	hw = &div->hw;
489*4882a593Smuzhiyun 	ret = clk_hw_register(dev, hw);
490*4882a593Smuzhiyun 	if (ret) {
491*4882a593Smuzhiyun 		kfree(div);
492*4882a593Smuzhiyun 		hw = ERR_PTR(ret);
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	return hw;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
m10v_reg_div_pre(const struct m10v_clk_div_factors * factors,struct clk_hw_onecell_data * clk_data,void __iomem * base)498*4882a593Smuzhiyun static void m10v_reg_div_pre(const struct m10v_clk_div_factors *factors,
499*4882a593Smuzhiyun 			     struct clk_hw_onecell_data *clk_data,
500*4882a593Smuzhiyun 			     void __iomem *base)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	struct clk_hw *hw;
503*4882a593Smuzhiyun 	void __iomem *write_valid_reg;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/*
506*4882a593Smuzhiyun 	 * The registers on CLKSEL(9) or CLKSEL(10) need additional
507*4882a593Smuzhiyun 	 * writing to become valid.
508*4882a593Smuzhiyun 	 */
509*4882a593Smuzhiyun 	if ((factors->offset == CLKSEL(9)) || (factors->offset == CLKSEL(10)))
510*4882a593Smuzhiyun 		write_valid_reg = base + CLKSEL(11);
511*4882a593Smuzhiyun 	else
512*4882a593Smuzhiyun 		write_valid_reg = NULL;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	hw = m10v_clk_hw_register_divider(NULL, factors->name,
515*4882a593Smuzhiyun 					  factors->parent_name,
516*4882a593Smuzhiyun 					  CLK_SET_RATE_PARENT,
517*4882a593Smuzhiyun 					  base + factors->offset,
518*4882a593Smuzhiyun 					  factors->shift,
519*4882a593Smuzhiyun 					  factors->width, factors->div_flags,
520*4882a593Smuzhiyun 					  factors->table,
521*4882a593Smuzhiyun 					  &m10v_crglock, write_valid_reg);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (factors->onecell_idx >= 0)
524*4882a593Smuzhiyun 		clk_data->hws[factors->onecell_idx] = hw;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
m10v_reg_fixed_pre(const struct m10v_clk_div_fixed_data * factors,struct clk_hw_onecell_data * clk_data,const char * parent_name)527*4882a593Smuzhiyun static void m10v_reg_fixed_pre(const struct m10v_clk_div_fixed_data *factors,
528*4882a593Smuzhiyun 			       struct clk_hw_onecell_data *clk_data,
529*4882a593Smuzhiyun 			       const char *parent_name)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	struct clk_hw *hw;
532*4882a593Smuzhiyun 	const char *pn = factors->parent_name ?
533*4882a593Smuzhiyun 				factors->parent_name : parent_name;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	hw = clk_hw_register_fixed_factor(NULL, factors->name, pn, 0,
536*4882a593Smuzhiyun 					  factors->mult, factors->div);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	if (factors->onecell_idx >= 0)
539*4882a593Smuzhiyun 		clk_data->hws[factors->onecell_idx] = hw;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
m10v_reg_mux_pre(const struct m10v_clk_mux_factors * factors,struct clk_hw_onecell_data * clk_data,void __iomem * base)542*4882a593Smuzhiyun static void m10v_reg_mux_pre(const struct m10v_clk_mux_factors *factors,
543*4882a593Smuzhiyun 			       struct clk_hw_onecell_data *clk_data,
544*4882a593Smuzhiyun 			       void __iomem *base)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	struct clk_hw *hw;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	hw = m10v_clk_hw_register_mux(NULL, factors->name,
549*4882a593Smuzhiyun 				      factors->parent_names,
550*4882a593Smuzhiyun 				      factors->num_parents,
551*4882a593Smuzhiyun 				      CLK_SET_RATE_PARENT,
552*4882a593Smuzhiyun 				      base + factors->offset, factors->shift,
553*4882a593Smuzhiyun 				      factors->mask, factors->mux_flags,
554*4882a593Smuzhiyun 				      factors->table, &m10v_crglock);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (factors->onecell_idx >= 0)
557*4882a593Smuzhiyun 		clk_data->hws[factors->onecell_idx] = hw;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
m10v_clk_probe(struct platform_device * pdev)560*4882a593Smuzhiyun static int m10v_clk_probe(struct platform_device *pdev)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	int id;
563*4882a593Smuzhiyun 	struct resource *res;
564*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
565*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
566*4882a593Smuzhiyun 	void __iomem *base;
567*4882a593Smuzhiyun 	const char *parent_name;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
570*4882a593Smuzhiyun 	base = devm_ioremap_resource(dev, res);
571*4882a593Smuzhiyun 	if (IS_ERR(base))
572*4882a593Smuzhiyun 		return PTR_ERR(base);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	parent_name = of_clk_get_parent_name(np, 0);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	for (id = 0; id < ARRAY_SIZE(m10v_div_factor_data); ++id)
577*4882a593Smuzhiyun 		m10v_reg_div_pre(&m10v_div_factor_data[id],
578*4882a593Smuzhiyun 				 m10v_clk_data, base);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	for (id = 0; id < ARRAY_SIZE(m10v_div_fixed_data); ++id)
581*4882a593Smuzhiyun 		m10v_reg_fixed_pre(&m10v_div_fixed_data[id],
582*4882a593Smuzhiyun 				   m10v_clk_data, parent_name);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	for (id = 0; id < ARRAY_SIZE(m10v_mux_factor_data); ++id)
585*4882a593Smuzhiyun 		m10v_reg_mux_pre(&m10v_mux_factor_data[id],
586*4882a593Smuzhiyun 				 m10v_clk_data, base);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	for (id = 0; id < M10V_NUM_CLKS; id++) {
589*4882a593Smuzhiyun 		if (IS_ERR(m10v_clk_data->hws[id]))
590*4882a593Smuzhiyun 			return PTR_ERR(m10v_clk_data->hws[id]);
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	return 0;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun static const struct of_device_id m10v_clk_dt_ids[] = {
597*4882a593Smuzhiyun 	{ .compatible = "socionext,milbeaut-m10v-ccu", },
598*4882a593Smuzhiyun 	{ }
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun static struct platform_driver m10v_clk_driver = {
602*4882a593Smuzhiyun 	.probe  = m10v_clk_probe,
603*4882a593Smuzhiyun 	.driver = {
604*4882a593Smuzhiyun 		.name = "m10v-ccu",
605*4882a593Smuzhiyun 		.of_match_table = m10v_clk_dt_ids,
606*4882a593Smuzhiyun 	},
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun builtin_platform_driver(m10v_clk_driver);
609*4882a593Smuzhiyun 
m10v_cc_init(struct device_node * np)610*4882a593Smuzhiyun static void __init m10v_cc_init(struct device_node *np)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	int id;
613*4882a593Smuzhiyun 	void __iomem *base;
614*4882a593Smuzhiyun 	const char *parent_name;
615*4882a593Smuzhiyun 	struct clk_hw *hw;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	m10v_clk_data = kzalloc(struct_size(m10v_clk_data, hws,
618*4882a593Smuzhiyun 					M10V_NUM_CLKS),
619*4882a593Smuzhiyun 					GFP_KERNEL);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	if (!m10v_clk_data)
622*4882a593Smuzhiyun 		return;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	base = of_iomap(np, 0);
625*4882a593Smuzhiyun 	if (!base) {
626*4882a593Smuzhiyun 		kfree(m10v_clk_data);
627*4882a593Smuzhiyun 		return;
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	parent_name = of_clk_get_parent_name(np, 0);
631*4882a593Smuzhiyun 	if (!parent_name) {
632*4882a593Smuzhiyun 		kfree(m10v_clk_data);
633*4882a593Smuzhiyun 		iounmap(base);
634*4882a593Smuzhiyun 		return;
635*4882a593Smuzhiyun 	}
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/*
638*4882a593Smuzhiyun 	 * This way all clocks fetched before the platform device probes,
639*4882a593Smuzhiyun 	 * except those we assign here for early use, will be deferred.
640*4882a593Smuzhiyun 	 */
641*4882a593Smuzhiyun 	for (id = 0; id < M10V_NUM_CLKS; id++)
642*4882a593Smuzhiyun 		m10v_clk_data->hws[id] = ERR_PTR(-EPROBE_DEFER);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	/*
645*4882a593Smuzhiyun 	 * PLLs are set by bootloader so this driver registers them as the
646*4882a593Smuzhiyun 	 * fixed factor.
647*4882a593Smuzhiyun 	 */
648*4882a593Smuzhiyun 	for (id = 0; id < ARRAY_SIZE(m10v_pll_fixed_data); ++id)
649*4882a593Smuzhiyun 		m10v_reg_fixed_pre(&m10v_pll_fixed_data[id],
650*4882a593Smuzhiyun 				   m10v_clk_data, parent_name);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	/*
653*4882a593Smuzhiyun 	 * timer consumes "rclk" so it needs to register here.
654*4882a593Smuzhiyun 	 */
655*4882a593Smuzhiyun 	hw = m10v_clk_hw_register_divider(NULL, "rclk", M10V_PLL10DIV2, 0,
656*4882a593Smuzhiyun 					base + CLKSEL(1), 0, 3, 0, rclk_table,
657*4882a593Smuzhiyun 					&m10v_crglock, NULL);
658*4882a593Smuzhiyun 	m10v_clk_data->hws[M10V_RCLK_ID] = hw;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	m10v_clk_data->num = M10V_NUM_CLKS;
661*4882a593Smuzhiyun 	of_clk_add_hw_provider(np, of_clk_hw_onecell_get, m10v_clk_data);
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(m10v_cc, "socionext,milbeaut-m10v-ccu", m10v_cc_init);
664