xref: /OK3568_Linux_fs/kernel/drivers/clk/clk-max9485.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun #include <linux/module.h>
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/clk.h>
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/errno.h>
9*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <dt-bindings/clock/maxim,max9485.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define MAX9485_NUM_CLKS 4
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* This chip has only one register of 8 bit width. */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define MAX9485_FS_12KHZ	(0 << 0)
20*4882a593Smuzhiyun #define MAX9485_FS_32KHZ	(1 << 0)
21*4882a593Smuzhiyun #define MAX9485_FS_44_1KHZ	(2 << 0)
22*4882a593Smuzhiyun #define MAX9485_FS_48KHZ	(3 << 0)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define MAX9485_SCALE_256	(0 << 2)
25*4882a593Smuzhiyun #define MAX9485_SCALE_384	(1 << 2)
26*4882a593Smuzhiyun #define MAX9485_SCALE_768	(2 << 2)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define MAX9485_DOUBLE		BIT(4)
29*4882a593Smuzhiyun #define MAX9485_CLKOUT1_ENABLE	BIT(5)
30*4882a593Smuzhiyun #define MAX9485_CLKOUT2_ENABLE	BIT(6)
31*4882a593Smuzhiyun #define MAX9485_MCLK_ENABLE	BIT(7)
32*4882a593Smuzhiyun #define MAX9485_FREQ_MASK	0x1f
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct max9485_rate {
35*4882a593Smuzhiyun 	unsigned long out;
36*4882a593Smuzhiyun 	u8 reg_value;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * Ordered by frequency. For frequency the hardware can generate with
41*4882a593Smuzhiyun  * multiple settings, the one with lowest jitter is listed first.
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun static const struct max9485_rate max9485_rates[] = {
44*4882a593Smuzhiyun 	{  3072000, MAX9485_FS_12KHZ   | MAX9485_SCALE_256 },
45*4882a593Smuzhiyun 	{  4608000, MAX9485_FS_12KHZ   | MAX9485_SCALE_384 },
46*4882a593Smuzhiyun 	{  8192000, MAX9485_FS_32KHZ   | MAX9485_SCALE_256 },
47*4882a593Smuzhiyun 	{  9126000, MAX9485_FS_12KHZ   | MAX9485_SCALE_768 },
48*4882a593Smuzhiyun 	{ 11289600, MAX9485_FS_44_1KHZ | MAX9485_SCALE_256 },
49*4882a593Smuzhiyun 	{ 12288000, MAX9485_FS_48KHZ   | MAX9485_SCALE_256 },
50*4882a593Smuzhiyun 	{ 12288000, MAX9485_FS_32KHZ   | MAX9485_SCALE_384 },
51*4882a593Smuzhiyun 	{ 16384000, MAX9485_FS_32KHZ   | MAX9485_SCALE_256 | MAX9485_DOUBLE },
52*4882a593Smuzhiyun 	{ 16934400, MAX9485_FS_44_1KHZ | MAX9485_SCALE_384 },
53*4882a593Smuzhiyun 	{ 18384000, MAX9485_FS_48KHZ   | MAX9485_SCALE_384 },
54*4882a593Smuzhiyun 	{ 22579200, MAX9485_FS_44_1KHZ | MAX9485_SCALE_256 | MAX9485_DOUBLE },
55*4882a593Smuzhiyun 	{ 24576000, MAX9485_FS_48KHZ   | MAX9485_SCALE_256 | MAX9485_DOUBLE },
56*4882a593Smuzhiyun 	{ 24576000, MAX9485_FS_32KHZ   | MAX9485_SCALE_384 | MAX9485_DOUBLE },
57*4882a593Smuzhiyun 	{ 24576000, MAX9485_FS_32KHZ   | MAX9485_SCALE_768 },
58*4882a593Smuzhiyun 	{ 33868800, MAX9485_FS_44_1KHZ | MAX9485_SCALE_384 | MAX9485_DOUBLE },
59*4882a593Smuzhiyun 	{ 33868800, MAX9485_FS_44_1KHZ | MAX9485_SCALE_768 },
60*4882a593Smuzhiyun 	{ 36864000, MAX9485_FS_48KHZ   | MAX9485_SCALE_384 | MAX9485_DOUBLE },
61*4882a593Smuzhiyun 	{ 36864000, MAX9485_FS_48KHZ   | MAX9485_SCALE_768 },
62*4882a593Smuzhiyun 	{ 49152000, MAX9485_FS_32KHZ   | MAX9485_SCALE_768 | MAX9485_DOUBLE },
63*4882a593Smuzhiyun 	{ 67737600, MAX9485_FS_44_1KHZ | MAX9485_SCALE_768 | MAX9485_DOUBLE },
64*4882a593Smuzhiyun 	{ 73728000, MAX9485_FS_48KHZ   | MAX9485_SCALE_768 | MAX9485_DOUBLE },
65*4882a593Smuzhiyun 	{ } /* sentinel */
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun struct max9485_driver_data;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun struct max9485_clk_hw {
71*4882a593Smuzhiyun 	struct clk_hw hw;
72*4882a593Smuzhiyun 	struct clk_init_data init;
73*4882a593Smuzhiyun 	u8 enable_bit;
74*4882a593Smuzhiyun 	struct max9485_driver_data *drvdata;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun struct max9485_driver_data {
78*4882a593Smuzhiyun 	struct clk *xclk;
79*4882a593Smuzhiyun 	struct i2c_client *client;
80*4882a593Smuzhiyun 	u8 reg_value;
81*4882a593Smuzhiyun 	struct regulator *supply;
82*4882a593Smuzhiyun 	struct gpio_desc *reset_gpio;
83*4882a593Smuzhiyun 	struct max9485_clk_hw hw[MAX9485_NUM_CLKS];
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
to_max9485_clk(struct clk_hw * hw)86*4882a593Smuzhiyun static inline struct max9485_clk_hw *to_max9485_clk(struct clk_hw *hw)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	return container_of(hw, struct max9485_clk_hw, hw);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
max9485_update_bits(struct max9485_driver_data * drvdata,u8 mask,u8 value)91*4882a593Smuzhiyun static int max9485_update_bits(struct max9485_driver_data *drvdata,
92*4882a593Smuzhiyun 			       u8 mask, u8 value)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	int ret;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	drvdata->reg_value &= ~mask;
97*4882a593Smuzhiyun 	drvdata->reg_value |= value;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	dev_dbg(&drvdata->client->dev,
100*4882a593Smuzhiyun 		"updating mask 0x%02x value 0x%02x -> 0x%02x\n",
101*4882a593Smuzhiyun 		mask, value, drvdata->reg_value);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	ret = i2c_master_send(drvdata->client,
104*4882a593Smuzhiyun 			      &drvdata->reg_value,
105*4882a593Smuzhiyun 			      sizeof(drvdata->reg_value));
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return ret < 0 ? ret : 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
max9485_clk_prepare(struct clk_hw * hw)110*4882a593Smuzhiyun static int max9485_clk_prepare(struct clk_hw *hw)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct max9485_clk_hw *clk_hw = to_max9485_clk(hw);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return max9485_update_bits(clk_hw->drvdata,
115*4882a593Smuzhiyun 				   clk_hw->enable_bit,
116*4882a593Smuzhiyun 				   clk_hw->enable_bit);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
max9485_clk_unprepare(struct clk_hw * hw)119*4882a593Smuzhiyun static void max9485_clk_unprepare(struct clk_hw *hw)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	struct max9485_clk_hw *clk_hw = to_max9485_clk(hw);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	max9485_update_bits(clk_hw->drvdata, clk_hw->enable_bit, 0);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun  * CLKOUT - configurable clock output
128*4882a593Smuzhiyun  */
max9485_clkout_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)129*4882a593Smuzhiyun static int max9485_clkout_set_rate(struct clk_hw *hw, unsigned long rate,
130*4882a593Smuzhiyun 				   unsigned long parent_rate)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	struct max9485_clk_hw *clk_hw = to_max9485_clk(hw);
133*4882a593Smuzhiyun 	const struct max9485_rate *entry;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	for (entry = max9485_rates; entry->out != 0; entry++)
136*4882a593Smuzhiyun 		if (entry->out == rate)
137*4882a593Smuzhiyun 			break;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	if (entry->out == 0)
140*4882a593Smuzhiyun 		return -EINVAL;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	return max9485_update_bits(clk_hw->drvdata,
143*4882a593Smuzhiyun 				   MAX9485_FREQ_MASK,
144*4882a593Smuzhiyun 				   entry->reg_value);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
max9485_clkout_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)147*4882a593Smuzhiyun static unsigned long max9485_clkout_recalc_rate(struct clk_hw *hw,
148*4882a593Smuzhiyun 						unsigned long parent_rate)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	struct max9485_clk_hw *clk_hw = to_max9485_clk(hw);
151*4882a593Smuzhiyun 	struct max9485_driver_data *drvdata = clk_hw->drvdata;
152*4882a593Smuzhiyun 	u8 val = drvdata->reg_value & MAX9485_FREQ_MASK;
153*4882a593Smuzhiyun 	const struct max9485_rate *entry;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	for (entry = max9485_rates; entry->out != 0; entry++)
156*4882a593Smuzhiyun 		if (val == entry->reg_value)
157*4882a593Smuzhiyun 			return entry->out;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
max9485_clkout_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)162*4882a593Smuzhiyun static long max9485_clkout_round_rate(struct clk_hw *hw, unsigned long rate,
163*4882a593Smuzhiyun 				      unsigned long *parent_rate)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	const struct max9485_rate *curr, *prev = NULL;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	for (curr = max9485_rates; curr->out != 0; curr++) {
168*4882a593Smuzhiyun 		/* Exact matches */
169*4882a593Smuzhiyun 		if (curr->out == rate)
170*4882a593Smuzhiyun 			return rate;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 		/*
173*4882a593Smuzhiyun 		 * Find the first entry that has a frequency higher than the
174*4882a593Smuzhiyun 		 * requested one.
175*4882a593Smuzhiyun 		 */
176*4882a593Smuzhiyun 		if (curr->out > rate) {
177*4882a593Smuzhiyun 			unsigned int mid;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 			/*
180*4882a593Smuzhiyun 			 * If this is the first entry, clamp the value to the
181*4882a593Smuzhiyun 			 * lowest possible frequency.
182*4882a593Smuzhiyun 			 */
183*4882a593Smuzhiyun 			if (!prev)
184*4882a593Smuzhiyun 				return curr->out;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 			/*
187*4882a593Smuzhiyun 			 * Otherwise, determine whether the previous entry or
188*4882a593Smuzhiyun 			 * current one is closer.
189*4882a593Smuzhiyun 			 */
190*4882a593Smuzhiyun 			mid = prev->out + ((curr->out - prev->out) / 2);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 			return (mid > rate) ? prev->out : curr->out;
193*4882a593Smuzhiyun 		}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 		prev = curr;
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* If the last entry was still too high, clamp the value */
199*4882a593Smuzhiyun 	return prev->out;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun struct max9485_clk {
203*4882a593Smuzhiyun 	const char *name;
204*4882a593Smuzhiyun 	int parent_index;
205*4882a593Smuzhiyun 	const struct clk_ops ops;
206*4882a593Smuzhiyun 	u8 enable_bit;
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static const struct max9485_clk max9485_clks[MAX9485_NUM_CLKS] = {
210*4882a593Smuzhiyun 	[MAX9485_MCLKOUT] = {
211*4882a593Smuzhiyun 		.name = "mclkout",
212*4882a593Smuzhiyun 		.parent_index = -1,
213*4882a593Smuzhiyun 		.enable_bit = MAX9485_MCLK_ENABLE,
214*4882a593Smuzhiyun 		.ops = {
215*4882a593Smuzhiyun 			.prepare	= max9485_clk_prepare,
216*4882a593Smuzhiyun 			.unprepare	= max9485_clk_unprepare,
217*4882a593Smuzhiyun 		},
218*4882a593Smuzhiyun 	},
219*4882a593Smuzhiyun 	[MAX9485_CLKOUT] = {
220*4882a593Smuzhiyun 		.name = "clkout",
221*4882a593Smuzhiyun 		.parent_index = -1,
222*4882a593Smuzhiyun 		.ops = {
223*4882a593Smuzhiyun 			.set_rate	= max9485_clkout_set_rate,
224*4882a593Smuzhiyun 			.round_rate	= max9485_clkout_round_rate,
225*4882a593Smuzhiyun 			.recalc_rate	= max9485_clkout_recalc_rate,
226*4882a593Smuzhiyun 		},
227*4882a593Smuzhiyun 	},
228*4882a593Smuzhiyun 	[MAX9485_CLKOUT1] = {
229*4882a593Smuzhiyun 		.name = "clkout1",
230*4882a593Smuzhiyun 		.parent_index = MAX9485_CLKOUT,
231*4882a593Smuzhiyun 		.enable_bit = MAX9485_CLKOUT1_ENABLE,
232*4882a593Smuzhiyun 		.ops = {
233*4882a593Smuzhiyun 			.prepare	= max9485_clk_prepare,
234*4882a593Smuzhiyun 			.unprepare	= max9485_clk_unprepare,
235*4882a593Smuzhiyun 		},
236*4882a593Smuzhiyun 	},
237*4882a593Smuzhiyun 	[MAX9485_CLKOUT2] = {
238*4882a593Smuzhiyun 		.name = "clkout2",
239*4882a593Smuzhiyun 		.parent_index = MAX9485_CLKOUT,
240*4882a593Smuzhiyun 		.enable_bit = MAX9485_CLKOUT2_ENABLE,
241*4882a593Smuzhiyun 		.ops = {
242*4882a593Smuzhiyun 			.prepare	= max9485_clk_prepare,
243*4882a593Smuzhiyun 			.unprepare	= max9485_clk_unprepare,
244*4882a593Smuzhiyun 		},
245*4882a593Smuzhiyun 	},
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static struct clk_hw *
max9485_of_clk_get(struct of_phandle_args * clkspec,void * data)249*4882a593Smuzhiyun max9485_of_clk_get(struct of_phandle_args *clkspec, void *data)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	struct max9485_driver_data *drvdata = data;
252*4882a593Smuzhiyun 	unsigned int idx = clkspec->args[0];
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return &drvdata->hw[idx].hw;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
max9485_i2c_probe(struct i2c_client * client,const struct i2c_device_id * id)257*4882a593Smuzhiyun static int max9485_i2c_probe(struct i2c_client *client,
258*4882a593Smuzhiyun 			     const struct i2c_device_id *id)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct max9485_driver_data *drvdata;
261*4882a593Smuzhiyun 	struct device *dev = &client->dev;
262*4882a593Smuzhiyun 	const char *xclk_name;
263*4882a593Smuzhiyun 	int i, ret;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
266*4882a593Smuzhiyun 	if (!drvdata)
267*4882a593Smuzhiyun 		return -ENOMEM;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	drvdata->xclk = devm_clk_get(dev, "xclk");
270*4882a593Smuzhiyun 	if (IS_ERR(drvdata->xclk))
271*4882a593Smuzhiyun 		return PTR_ERR(drvdata->xclk);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	xclk_name = __clk_get_name(drvdata->xclk);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	drvdata->supply = devm_regulator_get(dev, "vdd");
276*4882a593Smuzhiyun 	if (IS_ERR(drvdata->supply))
277*4882a593Smuzhiyun 		return PTR_ERR(drvdata->supply);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	ret = regulator_enable(drvdata->supply);
280*4882a593Smuzhiyun 	if (ret < 0)
281*4882a593Smuzhiyun 		return ret;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	drvdata->reset_gpio =
284*4882a593Smuzhiyun 		devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_HIGH);
285*4882a593Smuzhiyun 	if (IS_ERR(drvdata->reset_gpio))
286*4882a593Smuzhiyun 		return PTR_ERR(drvdata->reset_gpio);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	i2c_set_clientdata(client, drvdata);
289*4882a593Smuzhiyun 	drvdata->client = client;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	ret = i2c_master_recv(drvdata->client, &drvdata->reg_value,
292*4882a593Smuzhiyun 			      sizeof(drvdata->reg_value));
293*4882a593Smuzhiyun 	if (ret < 0) {
294*4882a593Smuzhiyun 		dev_warn(dev, "Unable to read device register: %d\n", ret);
295*4882a593Smuzhiyun 		return ret;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	for (i = 0; i < MAX9485_NUM_CLKS; i++) {
299*4882a593Smuzhiyun 		int parent_index = max9485_clks[i].parent_index;
300*4882a593Smuzhiyun 		const char *name;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 		if (of_property_read_string_index(dev->of_node,
303*4882a593Smuzhiyun 						  "clock-output-names",
304*4882a593Smuzhiyun 						  i, &name) == 0) {
305*4882a593Smuzhiyun 			drvdata->hw[i].init.name = name;
306*4882a593Smuzhiyun 		} else {
307*4882a593Smuzhiyun 			drvdata->hw[i].init.name = max9485_clks[i].name;
308*4882a593Smuzhiyun 		}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 		drvdata->hw[i].init.ops = &max9485_clks[i].ops;
311*4882a593Smuzhiyun 		drvdata->hw[i].init.num_parents = 1;
312*4882a593Smuzhiyun 		drvdata->hw[i].init.flags = 0;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 		if (parent_index > 0) {
315*4882a593Smuzhiyun 			drvdata->hw[i].init.parent_names =
316*4882a593Smuzhiyun 				&drvdata->hw[parent_index].init.name;
317*4882a593Smuzhiyun 			drvdata->hw[i].init.flags |= CLK_SET_RATE_PARENT;
318*4882a593Smuzhiyun 		} else {
319*4882a593Smuzhiyun 			drvdata->hw[i].init.parent_names = &xclk_name;
320*4882a593Smuzhiyun 		}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 		drvdata->hw[i].enable_bit = max9485_clks[i].enable_bit;
323*4882a593Smuzhiyun 		drvdata->hw[i].hw.init = &drvdata->hw[i].init;
324*4882a593Smuzhiyun 		drvdata->hw[i].drvdata = drvdata;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 		ret = devm_clk_hw_register(dev, &drvdata->hw[i].hw);
327*4882a593Smuzhiyun 		if (ret < 0)
328*4882a593Smuzhiyun 			return ret;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	return devm_of_clk_add_hw_provider(dev, max9485_of_clk_get, drvdata);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
max9485_suspend(struct device * dev)334*4882a593Smuzhiyun static int __maybe_unused max9485_suspend(struct device *dev)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
337*4882a593Smuzhiyun 	struct max9485_driver_data *drvdata = i2c_get_clientdata(client);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	gpiod_set_value_cansleep(drvdata->reset_gpio, 0);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
max9485_resume(struct device * dev)344*4882a593Smuzhiyun static int __maybe_unused max9485_resume(struct device *dev)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
347*4882a593Smuzhiyun 	struct max9485_driver_data *drvdata = i2c_get_clientdata(client);
348*4882a593Smuzhiyun 	int ret;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	gpiod_set_value_cansleep(drvdata->reset_gpio, 1);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	ret = i2c_master_send(client, &drvdata->reg_value,
353*4882a593Smuzhiyun 			      sizeof(drvdata->reg_value));
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return ret < 0 ? ret : 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static const struct dev_pm_ops max9485_pm_ops = {
359*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(max9485_suspend, max9485_resume)
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun static const struct of_device_id max9485_dt_ids[] = {
363*4882a593Smuzhiyun 	{ .compatible = "maxim,max9485", },
364*4882a593Smuzhiyun 	{ }
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, max9485_dt_ids);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static const struct i2c_device_id max9485_i2c_ids[] = {
369*4882a593Smuzhiyun 	{ .name = "max9485", },
370*4882a593Smuzhiyun 	{ }
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, max9485_i2c_ids);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun static struct i2c_driver max9485_driver = {
375*4882a593Smuzhiyun 	.driver = {
376*4882a593Smuzhiyun 		.name		= "max9485",
377*4882a593Smuzhiyun 		.pm		= &max9485_pm_ops,
378*4882a593Smuzhiyun 		.of_match_table	= max9485_dt_ids,
379*4882a593Smuzhiyun 	},
380*4882a593Smuzhiyun 	.probe = max9485_i2c_probe,
381*4882a593Smuzhiyun 	.id_table = max9485_i2c_ids,
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun module_i2c_driver(max9485_driver);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun MODULE_AUTHOR("Daniel Mack <daniel@zonque.org>");
386*4882a593Smuzhiyun MODULE_DESCRIPTION("MAX9485 Programmable Audio Clock Generator");
387*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
388