1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Lochnagar clock control
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2017-2018 Cirrus Logic, Inc. and
6*4882a593Smuzhiyun * Cirrus Logic International Semiconductor Ltd.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Author: Charles Keepax <ckeepax@opensource.cirrus.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/mfd/lochnagar1_regs.h>
20*4882a593Smuzhiyun #include <linux/mfd/lochnagar2_regs.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <dt-bindings/clk/lochnagar.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define LOCHNAGAR_NUM_CLOCKS (LOCHNAGAR_SPDIF_CLKOUT + 1)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct lochnagar_clk {
27*4882a593Smuzhiyun const char * const name;
28*4882a593Smuzhiyun struct clk_hw hw;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct lochnagar_clk_priv *priv;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun u16 cfg_reg;
33*4882a593Smuzhiyun u16 ena_mask;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun u16 src_reg;
36*4882a593Smuzhiyun u16 src_mask;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct lochnagar_clk_priv {
40*4882a593Smuzhiyun struct device *dev;
41*4882a593Smuzhiyun struct regmap *regmap;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct lochnagar_clk lclks[LOCHNAGAR_NUM_CLOCKS];
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define LN_PARENT(NAME) { .name = NAME, .fw_name = NAME }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static const struct clk_parent_data lochnagar1_clk_parents[] = {
49*4882a593Smuzhiyun LN_PARENT("ln-none"),
50*4882a593Smuzhiyun LN_PARENT("ln-spdif-mclk"),
51*4882a593Smuzhiyun LN_PARENT("ln-psia1-mclk"),
52*4882a593Smuzhiyun LN_PARENT("ln-psia2-mclk"),
53*4882a593Smuzhiyun LN_PARENT("ln-cdc-clkout"),
54*4882a593Smuzhiyun LN_PARENT("ln-dsp-clkout"),
55*4882a593Smuzhiyun LN_PARENT("ln-pmic-32k"),
56*4882a593Smuzhiyun LN_PARENT("ln-gf-mclk1"),
57*4882a593Smuzhiyun LN_PARENT("ln-gf-mclk3"),
58*4882a593Smuzhiyun LN_PARENT("ln-gf-mclk2"),
59*4882a593Smuzhiyun LN_PARENT("ln-gf-mclk4"),
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static const struct clk_parent_data lochnagar2_clk_parents[] = {
63*4882a593Smuzhiyun LN_PARENT("ln-none"),
64*4882a593Smuzhiyun LN_PARENT("ln-cdc-clkout"),
65*4882a593Smuzhiyun LN_PARENT("ln-dsp-clkout"),
66*4882a593Smuzhiyun LN_PARENT("ln-pmic-32k"),
67*4882a593Smuzhiyun LN_PARENT("ln-spdif-mclk"),
68*4882a593Smuzhiyun LN_PARENT("ln-clk-12m"),
69*4882a593Smuzhiyun LN_PARENT("ln-clk-11m"),
70*4882a593Smuzhiyun LN_PARENT("ln-clk-24m"),
71*4882a593Smuzhiyun LN_PARENT("ln-clk-22m"),
72*4882a593Smuzhiyun LN_PARENT("ln-clk-8m"),
73*4882a593Smuzhiyun LN_PARENT("ln-usb-clk-24m"),
74*4882a593Smuzhiyun LN_PARENT("ln-gf-mclk1"),
75*4882a593Smuzhiyun LN_PARENT("ln-gf-mclk3"),
76*4882a593Smuzhiyun LN_PARENT("ln-gf-mclk2"),
77*4882a593Smuzhiyun LN_PARENT("ln-psia1-mclk"),
78*4882a593Smuzhiyun LN_PARENT("ln-psia2-mclk"),
79*4882a593Smuzhiyun LN_PARENT("ln-spdif-clkout"),
80*4882a593Smuzhiyun LN_PARENT("ln-adat-mclk"),
81*4882a593Smuzhiyun LN_PARENT("ln-usb-clk-12m"),
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define LN1_CLK(ID, NAME, REG) \
85*4882a593Smuzhiyun [LOCHNAGAR_##ID] = { \
86*4882a593Smuzhiyun .name = NAME, \
87*4882a593Smuzhiyun .cfg_reg = LOCHNAGAR1_##REG, \
88*4882a593Smuzhiyun .ena_mask = LOCHNAGAR1_##ID##_ENA_MASK, \
89*4882a593Smuzhiyun .src_reg = LOCHNAGAR1_##ID##_SEL, \
90*4882a593Smuzhiyun .src_mask = LOCHNAGAR1_SRC_MASK, \
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define LN2_CLK(ID, NAME) \
94*4882a593Smuzhiyun [LOCHNAGAR_##ID] = { \
95*4882a593Smuzhiyun .name = NAME, \
96*4882a593Smuzhiyun .cfg_reg = LOCHNAGAR2_##ID##_CTRL, \
97*4882a593Smuzhiyun .src_reg = LOCHNAGAR2_##ID##_CTRL, \
98*4882a593Smuzhiyun .ena_mask = LOCHNAGAR2_CLK_ENA_MASK, \
99*4882a593Smuzhiyun .src_mask = LOCHNAGAR2_CLK_SRC_MASK, \
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static const struct lochnagar_clk lochnagar1_clks[LOCHNAGAR_NUM_CLOCKS] = {
103*4882a593Smuzhiyun LN1_CLK(CDC_MCLK1, "ln-cdc-mclk1", CDC_AIF_CTRL2),
104*4882a593Smuzhiyun LN1_CLK(CDC_MCLK2, "ln-cdc-mclk2", CDC_AIF_CTRL2),
105*4882a593Smuzhiyun LN1_CLK(DSP_CLKIN, "ln-dsp-clkin", DSP_AIF),
106*4882a593Smuzhiyun LN1_CLK(GF_CLKOUT1, "ln-gf-clkout1", GF_AIF1),
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static const struct lochnagar_clk lochnagar2_clks[LOCHNAGAR_NUM_CLOCKS] = {
110*4882a593Smuzhiyun LN2_CLK(CDC_MCLK1, "ln-cdc-mclk1"),
111*4882a593Smuzhiyun LN2_CLK(CDC_MCLK2, "ln-cdc-mclk2"),
112*4882a593Smuzhiyun LN2_CLK(DSP_CLKIN, "ln-dsp-clkin"),
113*4882a593Smuzhiyun LN2_CLK(GF_CLKOUT1, "ln-gf-clkout1"),
114*4882a593Smuzhiyun LN2_CLK(GF_CLKOUT2, "ln-gf-clkout2"),
115*4882a593Smuzhiyun LN2_CLK(PSIA1_MCLK, "ln-psia1-mclk"),
116*4882a593Smuzhiyun LN2_CLK(PSIA2_MCLK, "ln-psia2-mclk"),
117*4882a593Smuzhiyun LN2_CLK(SPDIF_MCLK, "ln-spdif-mclk"),
118*4882a593Smuzhiyun LN2_CLK(ADAT_MCLK, "ln-adat-mclk"),
119*4882a593Smuzhiyun LN2_CLK(SOUNDCARD_MCLK, "ln-soundcard-mclk"),
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun struct lochnagar_config {
123*4882a593Smuzhiyun const struct clk_parent_data *parents;
124*4882a593Smuzhiyun int nparents;
125*4882a593Smuzhiyun const struct lochnagar_clk *clks;
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const struct lochnagar_config lochnagar1_conf = {
129*4882a593Smuzhiyun .parents = lochnagar1_clk_parents,
130*4882a593Smuzhiyun .nparents = ARRAY_SIZE(lochnagar1_clk_parents),
131*4882a593Smuzhiyun .clks = lochnagar1_clks,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static const struct lochnagar_config lochnagar2_conf = {
135*4882a593Smuzhiyun .parents = lochnagar2_clk_parents,
136*4882a593Smuzhiyun .nparents = ARRAY_SIZE(lochnagar2_clk_parents),
137*4882a593Smuzhiyun .clks = lochnagar2_clks,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
lochnagar_hw_to_lclk(struct clk_hw * hw)140*4882a593Smuzhiyun static inline struct lochnagar_clk *lochnagar_hw_to_lclk(struct clk_hw *hw)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun return container_of(hw, struct lochnagar_clk, hw);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
lochnagar_clk_prepare(struct clk_hw * hw)145*4882a593Smuzhiyun static int lochnagar_clk_prepare(struct clk_hw *hw)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct lochnagar_clk *lclk = lochnagar_hw_to_lclk(hw);
148*4882a593Smuzhiyun struct lochnagar_clk_priv *priv = lclk->priv;
149*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
150*4882a593Smuzhiyun int ret;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun ret = regmap_update_bits(regmap, lclk->cfg_reg,
153*4882a593Smuzhiyun lclk->ena_mask, lclk->ena_mask);
154*4882a593Smuzhiyun if (ret < 0)
155*4882a593Smuzhiyun dev_dbg(priv->dev, "Failed to prepare %s: %d\n",
156*4882a593Smuzhiyun lclk->name, ret);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return ret;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
lochnagar_clk_unprepare(struct clk_hw * hw)161*4882a593Smuzhiyun static void lochnagar_clk_unprepare(struct clk_hw *hw)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct lochnagar_clk *lclk = lochnagar_hw_to_lclk(hw);
164*4882a593Smuzhiyun struct lochnagar_clk_priv *priv = lclk->priv;
165*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
166*4882a593Smuzhiyun int ret;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun ret = regmap_update_bits(regmap, lclk->cfg_reg, lclk->ena_mask, 0);
169*4882a593Smuzhiyun if (ret < 0)
170*4882a593Smuzhiyun dev_dbg(priv->dev, "Failed to unprepare %s: %d\n",
171*4882a593Smuzhiyun lclk->name, ret);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
lochnagar_clk_set_parent(struct clk_hw * hw,u8 index)174*4882a593Smuzhiyun static int lochnagar_clk_set_parent(struct clk_hw *hw, u8 index)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct lochnagar_clk *lclk = lochnagar_hw_to_lclk(hw);
177*4882a593Smuzhiyun struct lochnagar_clk_priv *priv = lclk->priv;
178*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
179*4882a593Smuzhiyun int ret;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun ret = regmap_update_bits(regmap, lclk->src_reg, lclk->src_mask, index);
182*4882a593Smuzhiyun if (ret < 0)
183*4882a593Smuzhiyun dev_dbg(priv->dev, "Failed to reparent %s: %d\n",
184*4882a593Smuzhiyun lclk->name, ret);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return ret;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
lochnagar_clk_get_parent(struct clk_hw * hw)189*4882a593Smuzhiyun static u8 lochnagar_clk_get_parent(struct clk_hw *hw)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct lochnagar_clk *lclk = lochnagar_hw_to_lclk(hw);
192*4882a593Smuzhiyun struct lochnagar_clk_priv *priv = lclk->priv;
193*4882a593Smuzhiyun struct regmap *regmap = priv->regmap;
194*4882a593Smuzhiyun unsigned int val;
195*4882a593Smuzhiyun int ret;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun ret = regmap_read(regmap, lclk->src_reg, &val);
198*4882a593Smuzhiyun if (ret < 0) {
199*4882a593Smuzhiyun dev_dbg(priv->dev, "Failed to read parent of %s: %d\n",
200*4882a593Smuzhiyun lclk->name, ret);
201*4882a593Smuzhiyun return clk_hw_get_num_parents(hw);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun val &= lclk->src_mask;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return val;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static const struct clk_ops lochnagar_clk_ops = {
210*4882a593Smuzhiyun .prepare = lochnagar_clk_prepare,
211*4882a593Smuzhiyun .unprepare = lochnagar_clk_unprepare,
212*4882a593Smuzhiyun .set_parent = lochnagar_clk_set_parent,
213*4882a593Smuzhiyun .get_parent = lochnagar_clk_get_parent,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static struct clk_hw *
lochnagar_of_clk_hw_get(struct of_phandle_args * clkspec,void * data)217*4882a593Smuzhiyun lochnagar_of_clk_hw_get(struct of_phandle_args *clkspec, void *data)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct lochnagar_clk_priv *priv = data;
220*4882a593Smuzhiyun unsigned int idx = clkspec->args[0];
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (idx >= ARRAY_SIZE(priv->lclks)) {
223*4882a593Smuzhiyun dev_err(priv->dev, "Invalid index %u\n", idx);
224*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return &priv->lclks[idx].hw;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static const struct of_device_id lochnagar_of_match[] = {
231*4882a593Smuzhiyun { .compatible = "cirrus,lochnagar1-clk", .data = &lochnagar1_conf },
232*4882a593Smuzhiyun { .compatible = "cirrus,lochnagar2-clk", .data = &lochnagar2_conf },
233*4882a593Smuzhiyun {}
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lochnagar_of_match);
236*4882a593Smuzhiyun
lochnagar_clk_probe(struct platform_device * pdev)237*4882a593Smuzhiyun static int lochnagar_clk_probe(struct platform_device *pdev)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct clk_init_data clk_init = {
240*4882a593Smuzhiyun .ops = &lochnagar_clk_ops,
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun struct device *dev = &pdev->dev;
243*4882a593Smuzhiyun struct lochnagar_clk_priv *priv;
244*4882a593Smuzhiyun const struct of_device_id *of_id;
245*4882a593Smuzhiyun struct lochnagar_clk *lclk;
246*4882a593Smuzhiyun struct lochnagar_config *conf;
247*4882a593Smuzhiyun int ret, i;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun of_id = of_match_device(lochnagar_of_match, dev);
250*4882a593Smuzhiyun if (!of_id)
251*4882a593Smuzhiyun return -EINVAL;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
254*4882a593Smuzhiyun if (!priv)
255*4882a593Smuzhiyun return -ENOMEM;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun priv->dev = dev;
258*4882a593Smuzhiyun priv->regmap = dev_get_regmap(dev->parent, NULL);
259*4882a593Smuzhiyun conf = (struct lochnagar_config *)of_id->data;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun memcpy(priv->lclks, conf->clks, sizeof(priv->lclks));
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun clk_init.parent_data = conf->parents;
264*4882a593Smuzhiyun clk_init.num_parents = conf->nparents;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(priv->lclks); i++) {
267*4882a593Smuzhiyun lclk = &priv->lclks[i];
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (!lclk->name)
270*4882a593Smuzhiyun continue;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun clk_init.name = lclk->name;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun lclk->priv = priv;
275*4882a593Smuzhiyun lclk->hw.init = &clk_init;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun ret = devm_clk_hw_register(dev, &lclk->hw);
278*4882a593Smuzhiyun if (ret) {
279*4882a593Smuzhiyun dev_err(dev, "Failed to register %s: %d\n",
280*4882a593Smuzhiyun lclk->name, ret);
281*4882a593Smuzhiyun return ret;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun ret = devm_of_clk_add_hw_provider(dev, lochnagar_of_clk_hw_get, priv);
286*4882a593Smuzhiyun if (ret < 0)
287*4882a593Smuzhiyun dev_err(dev, "Failed to register provider: %d\n", ret);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return ret;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static struct platform_driver lochnagar_clk_driver = {
293*4882a593Smuzhiyun .driver = {
294*4882a593Smuzhiyun .name = "lochnagar-clk",
295*4882a593Smuzhiyun .of_match_table = lochnagar_of_match,
296*4882a593Smuzhiyun },
297*4882a593Smuzhiyun .probe = lochnagar_clk_probe,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun module_platform_driver(lochnagar_clk_driver);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun MODULE_AUTHOR("Charles Keepax <ckeepax@opensource.cirrus.com>");
302*4882a593Smuzhiyun MODULE_DESCRIPTION("Clock driver for Cirrus Logic Lochnagar Board");
303*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
304