1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2011-2012 Calxeda, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/slab.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define HB_PLL_LOCK_500 0x20000000
15*4882a593Smuzhiyun #define HB_PLL_LOCK 0x10000000
16*4882a593Smuzhiyun #define HB_PLL_DIVF_SHIFT 20
17*4882a593Smuzhiyun #define HB_PLL_DIVF_MASK 0x0ff00000
18*4882a593Smuzhiyun #define HB_PLL_DIVQ_SHIFT 16
19*4882a593Smuzhiyun #define HB_PLL_DIVQ_MASK 0x00070000
20*4882a593Smuzhiyun #define HB_PLL_DIVR_SHIFT 8
21*4882a593Smuzhiyun #define HB_PLL_DIVR_MASK 0x00001f00
22*4882a593Smuzhiyun #define HB_PLL_RANGE_SHIFT 4
23*4882a593Smuzhiyun #define HB_PLL_RANGE_MASK 0x00000070
24*4882a593Smuzhiyun #define HB_PLL_BYPASS 0x00000008
25*4882a593Smuzhiyun #define HB_PLL_RESET 0x00000004
26*4882a593Smuzhiyun #define HB_PLL_EXT_BYPASS 0x00000002
27*4882a593Smuzhiyun #define HB_PLL_EXT_ENA 0x00000001
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define HB_PLL_VCO_MIN_FREQ 2133000000
30*4882a593Smuzhiyun #define HB_PLL_MAX_FREQ HB_PLL_VCO_MIN_FREQ
31*4882a593Smuzhiyun #define HB_PLL_MIN_FREQ (HB_PLL_VCO_MIN_FREQ / 64)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define HB_A9_BCLK_DIV_MASK 0x00000006
34*4882a593Smuzhiyun #define HB_A9_BCLK_DIV_SHIFT 1
35*4882a593Smuzhiyun #define HB_A9_PCLK_DIV 0x00000001
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct hb_clk {
38*4882a593Smuzhiyun struct clk_hw hw;
39*4882a593Smuzhiyun void __iomem *reg;
40*4882a593Smuzhiyun char *parent_name;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun #define to_hb_clk(p) container_of(p, struct hb_clk, hw)
43*4882a593Smuzhiyun
clk_pll_prepare(struct clk_hw * hwclk)44*4882a593Smuzhiyun static int clk_pll_prepare(struct clk_hw *hwclk)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun struct hb_clk *hbclk = to_hb_clk(hwclk);
47*4882a593Smuzhiyun u32 reg;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun reg = readl(hbclk->reg);
50*4882a593Smuzhiyun reg &= ~HB_PLL_RESET;
51*4882a593Smuzhiyun writel(reg, hbclk->reg);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun while ((readl(hbclk->reg) & HB_PLL_LOCK) == 0)
54*4882a593Smuzhiyun ;
55*4882a593Smuzhiyun while ((readl(hbclk->reg) & HB_PLL_LOCK_500) == 0)
56*4882a593Smuzhiyun ;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
clk_pll_unprepare(struct clk_hw * hwclk)61*4882a593Smuzhiyun static void clk_pll_unprepare(struct clk_hw *hwclk)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct hb_clk *hbclk = to_hb_clk(hwclk);
64*4882a593Smuzhiyun u32 reg;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun reg = readl(hbclk->reg);
67*4882a593Smuzhiyun reg |= HB_PLL_RESET;
68*4882a593Smuzhiyun writel(reg, hbclk->reg);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
clk_pll_enable(struct clk_hw * hwclk)71*4882a593Smuzhiyun static int clk_pll_enable(struct clk_hw *hwclk)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct hb_clk *hbclk = to_hb_clk(hwclk);
74*4882a593Smuzhiyun u32 reg;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun reg = readl(hbclk->reg);
77*4882a593Smuzhiyun reg |= HB_PLL_EXT_ENA;
78*4882a593Smuzhiyun writel(reg, hbclk->reg);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
clk_pll_disable(struct clk_hw * hwclk)83*4882a593Smuzhiyun static void clk_pll_disable(struct clk_hw *hwclk)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct hb_clk *hbclk = to_hb_clk(hwclk);
86*4882a593Smuzhiyun u32 reg;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun reg = readl(hbclk->reg);
89*4882a593Smuzhiyun reg &= ~HB_PLL_EXT_ENA;
90*4882a593Smuzhiyun writel(reg, hbclk->reg);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
clk_pll_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)93*4882a593Smuzhiyun static unsigned long clk_pll_recalc_rate(struct clk_hw *hwclk,
94*4882a593Smuzhiyun unsigned long parent_rate)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun struct hb_clk *hbclk = to_hb_clk(hwclk);
97*4882a593Smuzhiyun unsigned long divf, divq, vco_freq, reg;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun reg = readl(hbclk->reg);
100*4882a593Smuzhiyun if (reg & HB_PLL_EXT_BYPASS)
101*4882a593Smuzhiyun return parent_rate;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun divf = (reg & HB_PLL_DIVF_MASK) >> HB_PLL_DIVF_SHIFT;
104*4882a593Smuzhiyun divq = (reg & HB_PLL_DIVQ_MASK) >> HB_PLL_DIVQ_SHIFT;
105*4882a593Smuzhiyun vco_freq = parent_rate * (divf + 1);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun return vco_freq / (1 << divq);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
clk_pll_calc(unsigned long rate,unsigned long ref_freq,u32 * pdivq,u32 * pdivf)110*4882a593Smuzhiyun static void clk_pll_calc(unsigned long rate, unsigned long ref_freq,
111*4882a593Smuzhiyun u32 *pdivq, u32 *pdivf)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun u32 divq, divf;
114*4882a593Smuzhiyun unsigned long vco_freq;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (rate < HB_PLL_MIN_FREQ)
117*4882a593Smuzhiyun rate = HB_PLL_MIN_FREQ;
118*4882a593Smuzhiyun if (rate > HB_PLL_MAX_FREQ)
119*4882a593Smuzhiyun rate = HB_PLL_MAX_FREQ;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun for (divq = 1; divq <= 6; divq++) {
122*4882a593Smuzhiyun if ((rate * (1 << divq)) >= HB_PLL_VCO_MIN_FREQ)
123*4882a593Smuzhiyun break;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun vco_freq = rate * (1 << divq);
127*4882a593Smuzhiyun divf = (vco_freq + (ref_freq / 2)) / ref_freq;
128*4882a593Smuzhiyun divf--;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun *pdivq = divq;
131*4882a593Smuzhiyun *pdivf = divf;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
clk_pll_round_rate(struct clk_hw * hwclk,unsigned long rate,unsigned long * parent_rate)134*4882a593Smuzhiyun static long clk_pll_round_rate(struct clk_hw *hwclk, unsigned long rate,
135*4882a593Smuzhiyun unsigned long *parent_rate)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun u32 divq, divf;
138*4882a593Smuzhiyun unsigned long ref_freq = *parent_rate;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun clk_pll_calc(rate, ref_freq, &divq, &divf);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return (ref_freq * (divf + 1)) / (1 << divq);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
clk_pll_set_rate(struct clk_hw * hwclk,unsigned long rate,unsigned long parent_rate)145*4882a593Smuzhiyun static int clk_pll_set_rate(struct clk_hw *hwclk, unsigned long rate,
146*4882a593Smuzhiyun unsigned long parent_rate)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct hb_clk *hbclk = to_hb_clk(hwclk);
149*4882a593Smuzhiyun u32 divq, divf;
150*4882a593Smuzhiyun u32 reg;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun clk_pll_calc(rate, parent_rate, &divq, &divf);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun reg = readl(hbclk->reg);
155*4882a593Smuzhiyun if (divf != ((reg & HB_PLL_DIVF_MASK) >> HB_PLL_DIVF_SHIFT)) {
156*4882a593Smuzhiyun /* Need to re-lock PLL, so put it into bypass mode */
157*4882a593Smuzhiyun reg |= HB_PLL_EXT_BYPASS;
158*4882a593Smuzhiyun writel(reg | HB_PLL_EXT_BYPASS, hbclk->reg);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun writel(reg | HB_PLL_RESET, hbclk->reg);
161*4882a593Smuzhiyun reg &= ~(HB_PLL_DIVF_MASK | HB_PLL_DIVQ_MASK);
162*4882a593Smuzhiyun reg |= (divf << HB_PLL_DIVF_SHIFT) | (divq << HB_PLL_DIVQ_SHIFT);
163*4882a593Smuzhiyun writel(reg | HB_PLL_RESET, hbclk->reg);
164*4882a593Smuzhiyun writel(reg, hbclk->reg);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun while ((readl(hbclk->reg) & HB_PLL_LOCK) == 0)
167*4882a593Smuzhiyun ;
168*4882a593Smuzhiyun while ((readl(hbclk->reg) & HB_PLL_LOCK_500) == 0)
169*4882a593Smuzhiyun ;
170*4882a593Smuzhiyun reg |= HB_PLL_EXT_ENA;
171*4882a593Smuzhiyun reg &= ~HB_PLL_EXT_BYPASS;
172*4882a593Smuzhiyun } else {
173*4882a593Smuzhiyun writel(reg | HB_PLL_EXT_BYPASS, hbclk->reg);
174*4882a593Smuzhiyun reg &= ~HB_PLL_DIVQ_MASK;
175*4882a593Smuzhiyun reg |= divq << HB_PLL_DIVQ_SHIFT;
176*4882a593Smuzhiyun writel(reg | HB_PLL_EXT_BYPASS, hbclk->reg);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun writel(reg, hbclk->reg);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static const struct clk_ops clk_pll_ops = {
184*4882a593Smuzhiyun .prepare = clk_pll_prepare,
185*4882a593Smuzhiyun .unprepare = clk_pll_unprepare,
186*4882a593Smuzhiyun .enable = clk_pll_enable,
187*4882a593Smuzhiyun .disable = clk_pll_disable,
188*4882a593Smuzhiyun .recalc_rate = clk_pll_recalc_rate,
189*4882a593Smuzhiyun .round_rate = clk_pll_round_rate,
190*4882a593Smuzhiyun .set_rate = clk_pll_set_rate,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
clk_cpu_periphclk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)193*4882a593Smuzhiyun static unsigned long clk_cpu_periphclk_recalc_rate(struct clk_hw *hwclk,
194*4882a593Smuzhiyun unsigned long parent_rate)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct hb_clk *hbclk = to_hb_clk(hwclk);
197*4882a593Smuzhiyun u32 div = (readl(hbclk->reg) & HB_A9_PCLK_DIV) ? 8 : 4;
198*4882a593Smuzhiyun return parent_rate / div;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static const struct clk_ops a9periphclk_ops = {
202*4882a593Smuzhiyun .recalc_rate = clk_cpu_periphclk_recalc_rate,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
clk_cpu_a9bclk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)205*4882a593Smuzhiyun static unsigned long clk_cpu_a9bclk_recalc_rate(struct clk_hw *hwclk,
206*4882a593Smuzhiyun unsigned long parent_rate)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun struct hb_clk *hbclk = to_hb_clk(hwclk);
209*4882a593Smuzhiyun u32 div = (readl(hbclk->reg) & HB_A9_BCLK_DIV_MASK) >> HB_A9_BCLK_DIV_SHIFT;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return parent_rate / (div + 2);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static const struct clk_ops a9bclk_ops = {
215*4882a593Smuzhiyun .recalc_rate = clk_cpu_a9bclk_recalc_rate,
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
clk_periclk_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)218*4882a593Smuzhiyun static unsigned long clk_periclk_recalc_rate(struct clk_hw *hwclk,
219*4882a593Smuzhiyun unsigned long parent_rate)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct hb_clk *hbclk = to_hb_clk(hwclk);
222*4882a593Smuzhiyun u32 div;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun div = readl(hbclk->reg) & 0x1f;
225*4882a593Smuzhiyun div++;
226*4882a593Smuzhiyun div *= 2;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return parent_rate / div;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
clk_periclk_round_rate(struct clk_hw * hwclk,unsigned long rate,unsigned long * parent_rate)231*4882a593Smuzhiyun static long clk_periclk_round_rate(struct clk_hw *hwclk, unsigned long rate,
232*4882a593Smuzhiyun unsigned long *parent_rate)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun u32 div;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun div = *parent_rate / rate;
237*4882a593Smuzhiyun div++;
238*4882a593Smuzhiyun div &= ~0x1;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return *parent_rate / div;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
clk_periclk_set_rate(struct clk_hw * hwclk,unsigned long rate,unsigned long parent_rate)243*4882a593Smuzhiyun static int clk_periclk_set_rate(struct clk_hw *hwclk, unsigned long rate,
244*4882a593Smuzhiyun unsigned long parent_rate)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct hb_clk *hbclk = to_hb_clk(hwclk);
247*4882a593Smuzhiyun u32 div;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun div = parent_rate / rate;
250*4882a593Smuzhiyun if (div & 0x1)
251*4882a593Smuzhiyun return -EINVAL;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun writel(div >> 1, hbclk->reg);
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static const struct clk_ops periclk_ops = {
258*4882a593Smuzhiyun .recalc_rate = clk_periclk_recalc_rate,
259*4882a593Smuzhiyun .round_rate = clk_periclk_round_rate,
260*4882a593Smuzhiyun .set_rate = clk_periclk_set_rate,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
hb_clk_init(struct device_node * node,const struct clk_ops * ops,unsigned long clkflags)263*4882a593Smuzhiyun static void __init hb_clk_init(struct device_node *node, const struct clk_ops *ops, unsigned long clkflags)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun u32 reg;
266*4882a593Smuzhiyun struct hb_clk *hb_clk;
267*4882a593Smuzhiyun const char *clk_name = node->name;
268*4882a593Smuzhiyun const char *parent_name;
269*4882a593Smuzhiyun struct clk_init_data init;
270*4882a593Smuzhiyun struct device_node *srnp;
271*4882a593Smuzhiyun int rc;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun rc = of_property_read_u32(node, "reg", ®);
274*4882a593Smuzhiyun if (WARN_ON(rc))
275*4882a593Smuzhiyun return;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun hb_clk = kzalloc(sizeof(*hb_clk), GFP_KERNEL);
278*4882a593Smuzhiyun if (WARN_ON(!hb_clk))
279*4882a593Smuzhiyun return;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Map system registers */
282*4882a593Smuzhiyun srnp = of_find_compatible_node(NULL, NULL, "calxeda,hb-sregs");
283*4882a593Smuzhiyun hb_clk->reg = of_iomap(srnp, 0);
284*4882a593Smuzhiyun of_node_put(srnp);
285*4882a593Smuzhiyun BUG_ON(!hb_clk->reg);
286*4882a593Smuzhiyun hb_clk->reg += reg;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun of_property_read_string(node, "clock-output-names", &clk_name);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun init.name = clk_name;
291*4882a593Smuzhiyun init.ops = ops;
292*4882a593Smuzhiyun init.flags = clkflags;
293*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(node, 0);
294*4882a593Smuzhiyun init.parent_names = &parent_name;
295*4882a593Smuzhiyun init.num_parents = 1;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun hb_clk->hw.init = &init;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun rc = clk_hw_register(NULL, &hb_clk->hw);
300*4882a593Smuzhiyun if (WARN_ON(rc)) {
301*4882a593Smuzhiyun kfree(hb_clk);
302*4882a593Smuzhiyun return;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun of_clk_add_hw_provider(node, of_clk_hw_simple_get, &hb_clk->hw);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
hb_pll_init(struct device_node * node)307*4882a593Smuzhiyun static void __init hb_pll_init(struct device_node *node)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun hb_clk_init(node, &clk_pll_ops, 0);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun CLK_OF_DECLARE(hb_pll, "calxeda,hb-pll-clock", hb_pll_init);
312*4882a593Smuzhiyun
hb_a9periph_init(struct device_node * node)313*4882a593Smuzhiyun static void __init hb_a9periph_init(struct device_node *node)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun hb_clk_init(node, &a9periphclk_ops, 0);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun CLK_OF_DECLARE(hb_a9periph, "calxeda,hb-a9periph-clock", hb_a9periph_init);
318*4882a593Smuzhiyun
hb_a9bus_init(struct device_node * node)319*4882a593Smuzhiyun static void __init hb_a9bus_init(struct device_node *node)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun hb_clk_init(node, &a9bclk_ops, CLK_IS_CRITICAL);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun CLK_OF_DECLARE(hb_a9bus, "calxeda,hb-a9bus-clock", hb_a9bus_init);
324*4882a593Smuzhiyun
hb_emmc_init(struct device_node * node)325*4882a593Smuzhiyun static void __init hb_emmc_init(struct device_node *node)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun hb_clk_init(node, &periclk_ops, 0);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun CLK_OF_DECLARE(hb_emmc, "calxeda,hb-emmc-clock", hb_emmc_init);
330