1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2014 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun * Sylwester Nawrocki <s.nawrocki@samsung.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/clk/clk-conf.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/printk.h>
13*4882a593Smuzhiyun
__set_clk_parents(struct device_node * node,bool clk_supplier)14*4882a593Smuzhiyun static int __set_clk_parents(struct device_node *node, bool clk_supplier)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun struct of_phandle_args clkspec;
17*4882a593Smuzhiyun int index, rc, num_parents;
18*4882a593Smuzhiyun struct clk *clk, *pclk;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun num_parents = of_count_phandle_with_args(node, "assigned-clock-parents",
21*4882a593Smuzhiyun "#clock-cells");
22*4882a593Smuzhiyun if (num_parents == -EINVAL)
23*4882a593Smuzhiyun pr_err("clk: invalid value of clock-parents property at %pOF\n",
24*4882a593Smuzhiyun node);
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun for (index = 0; index < num_parents; index++) {
27*4882a593Smuzhiyun rc = of_parse_phandle_with_args(node, "assigned-clock-parents",
28*4882a593Smuzhiyun "#clock-cells", index, &clkspec);
29*4882a593Smuzhiyun if (rc < 0) {
30*4882a593Smuzhiyun /* skip empty (null) phandles */
31*4882a593Smuzhiyun if (rc == -ENOENT)
32*4882a593Smuzhiyun continue;
33*4882a593Smuzhiyun else
34*4882a593Smuzhiyun return rc;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun if (clkspec.np == node && !clk_supplier)
37*4882a593Smuzhiyun return 0;
38*4882a593Smuzhiyun pclk = of_clk_get_from_provider(&clkspec);
39*4882a593Smuzhiyun if (IS_ERR(pclk)) {
40*4882a593Smuzhiyun if (PTR_ERR(pclk) != -EPROBE_DEFER)
41*4882a593Smuzhiyun pr_warn("clk: couldn't get parent clock %d for %pOF\n",
42*4882a593Smuzhiyun index, node);
43*4882a593Smuzhiyun return PTR_ERR(pclk);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun rc = of_parse_phandle_with_args(node, "assigned-clocks",
47*4882a593Smuzhiyun "#clock-cells", index, &clkspec);
48*4882a593Smuzhiyun if (rc < 0)
49*4882a593Smuzhiyun goto err;
50*4882a593Smuzhiyun if (clkspec.np == node && !clk_supplier) {
51*4882a593Smuzhiyun rc = 0;
52*4882a593Smuzhiyun goto err;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun clk = of_clk_get_from_provider(&clkspec);
55*4882a593Smuzhiyun if (IS_ERR(clk)) {
56*4882a593Smuzhiyun if (PTR_ERR(clk) != -EPROBE_DEFER)
57*4882a593Smuzhiyun pr_warn("clk: couldn't get assigned clock %d for %pOF\n",
58*4882a593Smuzhiyun index, node);
59*4882a593Smuzhiyun rc = PTR_ERR(clk);
60*4882a593Smuzhiyun goto err;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun rc = clk_set_parent(clk, pclk);
64*4882a593Smuzhiyun if (rc < 0)
65*4882a593Smuzhiyun pr_err("clk: failed to reparent %s to %s: %d\n",
66*4882a593Smuzhiyun __clk_get_name(clk), __clk_get_name(pclk), rc);
67*4882a593Smuzhiyun clk_put(clk);
68*4882a593Smuzhiyun clk_put(pclk);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun return 0;
71*4882a593Smuzhiyun err:
72*4882a593Smuzhiyun clk_put(pclk);
73*4882a593Smuzhiyun return rc;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
__set_clk_rates(struct device_node * node,bool clk_supplier)76*4882a593Smuzhiyun static int __set_clk_rates(struct device_node *node, bool clk_supplier)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun struct of_phandle_args clkspec;
79*4882a593Smuzhiyun struct property *prop;
80*4882a593Smuzhiyun const __be32 *cur;
81*4882a593Smuzhiyun int rc, index = 0;
82*4882a593Smuzhiyun struct clk *clk;
83*4882a593Smuzhiyun u32 rate;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun of_property_for_each_u32(node, "assigned-clock-rates", prop, cur, rate) {
86*4882a593Smuzhiyun if (rate) {
87*4882a593Smuzhiyun rc = of_parse_phandle_with_args(node, "assigned-clocks",
88*4882a593Smuzhiyun "#clock-cells", index, &clkspec);
89*4882a593Smuzhiyun if (rc < 0) {
90*4882a593Smuzhiyun /* skip empty (null) phandles */
91*4882a593Smuzhiyun if (rc == -ENOENT)
92*4882a593Smuzhiyun continue;
93*4882a593Smuzhiyun else
94*4882a593Smuzhiyun return rc;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun if (clkspec.np == node && !clk_supplier)
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun clk = of_clk_get_from_provider(&clkspec);
100*4882a593Smuzhiyun if (IS_ERR(clk)) {
101*4882a593Smuzhiyun if (PTR_ERR(clk) != -EPROBE_DEFER)
102*4882a593Smuzhiyun pr_warn("clk: couldn't get clock %d for %pOF\n",
103*4882a593Smuzhiyun index, node);
104*4882a593Smuzhiyun return PTR_ERR(clk);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun rc = clk_set_rate(clk, rate);
108*4882a593Smuzhiyun if (rc < 0)
109*4882a593Smuzhiyun pr_err("clk: couldn't set %s clk rate to %u (%d), current rate: %lu\n",
110*4882a593Smuzhiyun __clk_get_name(clk), rate, rc,
111*4882a593Smuzhiyun clk_get_rate(clk));
112*4882a593Smuzhiyun clk_put(clk);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun index++;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /**
120*4882a593Smuzhiyun * of_clk_set_defaults() - parse and set assigned clocks configuration
121*4882a593Smuzhiyun * @node: device node to apply clock settings for
122*4882a593Smuzhiyun * @clk_supplier: true if clocks supplied by @node should also be considered
123*4882a593Smuzhiyun *
124*4882a593Smuzhiyun * This function parses 'assigned-{clocks/clock-parents/clock-rates}' properties
125*4882a593Smuzhiyun * and sets any specified clock parents and rates. The @clk_supplier argument
126*4882a593Smuzhiyun * should be set to true if @node may be also a clock supplier of any clock
127*4882a593Smuzhiyun * listed in its 'assigned-clocks' or 'assigned-clock-parents' properties.
128*4882a593Smuzhiyun * If @clk_supplier is false the function exits returning 0 as soon as it
129*4882a593Smuzhiyun * determines the @node is also a supplier of any of the clocks.
130*4882a593Smuzhiyun */
of_clk_set_defaults(struct device_node * node,bool clk_supplier)131*4882a593Smuzhiyun int of_clk_set_defaults(struct device_node *node, bool clk_supplier)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun int rc;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (!node)
136*4882a593Smuzhiyun return 0;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun rc = __set_clk_parents(node, clk_supplier);
139*4882a593Smuzhiyun if (rc < 0)
140*4882a593Smuzhiyun return rc;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return __set_clk_rates(node, clk_supplier);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(of_clk_set_defaults);
145