xref: /OK3568_Linux_fs/kernel/drivers/clk/clk-clps711x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Cirrus Logic CLPS711X CLK driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/clkdev.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/ioport.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon/clps711x.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <dt-bindings/clock/clps711x-clock.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define CLPS711X_SYSCON1	(0x0100)
19*4882a593Smuzhiyun #define CLPS711X_SYSCON2	(0x1100)
20*4882a593Smuzhiyun #define CLPS711X_SYSFLG2	(CLPS711X_SYSCON2 + SYSFLG_OFFSET)
21*4882a593Smuzhiyun #define CLPS711X_PLLR		(0xa5a8)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define CLPS711X_EXT_FREQ	(13000000)
24*4882a593Smuzhiyun #define CLPS711X_OSC_FREQ	(3686400)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static const struct clk_div_table spi_div_table[] = {
27*4882a593Smuzhiyun 	{ .val = 0, .div = 32, },
28*4882a593Smuzhiyun 	{ .val = 1, .div = 8, },
29*4882a593Smuzhiyun 	{ .val = 2, .div = 2, },
30*4882a593Smuzhiyun 	{ .val = 3, .div = 1, },
31*4882a593Smuzhiyun 	{ /* sentinel */ }
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static const struct clk_div_table timer_div_table[] = {
35*4882a593Smuzhiyun 	{ .val = 0, .div = 256, },
36*4882a593Smuzhiyun 	{ .val = 1, .div = 1, },
37*4882a593Smuzhiyun 	{ /* sentinel */ }
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct clps711x_clk {
41*4882a593Smuzhiyun 	spinlock_t			lock;
42*4882a593Smuzhiyun 	struct clk_hw_onecell_data	clk_data;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
clps711x_clk_init_dt(struct device_node * np)45*4882a593Smuzhiyun static void __init clps711x_clk_init_dt(struct device_node *np)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	u32 tmp, f_cpu, f_pll, f_bus, f_tim, f_pwm, f_spi, fref = 0;
48*4882a593Smuzhiyun 	struct clps711x_clk *clps711x_clk;
49*4882a593Smuzhiyun 	void __iomem *base;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	WARN_ON(of_property_read_u32(np, "startup-frequency", &fref));
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	base = of_iomap(np, 0);
54*4882a593Smuzhiyun 	BUG_ON(!base);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	clps711x_clk = kzalloc(struct_size(clps711x_clk, clk_data.hws,
57*4882a593Smuzhiyun 					   CLPS711X_CLK_MAX),
58*4882a593Smuzhiyun 			       GFP_KERNEL);
59*4882a593Smuzhiyun 	BUG_ON(!clps711x_clk);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	spin_lock_init(&clps711x_clk->lock);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	/* Read PLL multiplier value and sanity check */
64*4882a593Smuzhiyun 	tmp = readl(base + CLPS711X_PLLR) >> 24;
65*4882a593Smuzhiyun 	if (((tmp >= 10) && (tmp <= 50)) || !fref)
66*4882a593Smuzhiyun 		f_pll = DIV_ROUND_UP(CLPS711X_OSC_FREQ * tmp, 2);
67*4882a593Smuzhiyun 	else
68*4882a593Smuzhiyun 		f_pll = fref;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	tmp = readl(base + CLPS711X_SYSFLG2);
71*4882a593Smuzhiyun 	if (tmp & SYSFLG2_CKMODE) {
72*4882a593Smuzhiyun 		f_cpu = CLPS711X_EXT_FREQ;
73*4882a593Smuzhiyun 		f_bus = CLPS711X_EXT_FREQ;
74*4882a593Smuzhiyun 		f_spi = DIV_ROUND_CLOSEST(CLPS711X_EXT_FREQ, 96);
75*4882a593Smuzhiyun 		f_pll = 0;
76*4882a593Smuzhiyun 		f_pwm = DIV_ROUND_CLOSEST(CLPS711X_EXT_FREQ, 128);
77*4882a593Smuzhiyun 	} else {
78*4882a593Smuzhiyun 		f_cpu = f_pll;
79*4882a593Smuzhiyun 		if (f_cpu > 36864000)
80*4882a593Smuzhiyun 			f_bus = DIV_ROUND_UP(f_cpu, 2);
81*4882a593Smuzhiyun 		else
82*4882a593Smuzhiyun 			f_bus = 36864000 / 2;
83*4882a593Smuzhiyun 		f_spi = DIV_ROUND_CLOSEST(f_cpu, 576);
84*4882a593Smuzhiyun 		f_pwm = DIV_ROUND_CLOSEST(f_cpu, 768);
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	if (tmp & SYSFLG2_CKMODE) {
88*4882a593Smuzhiyun 		if (readl(base + CLPS711X_SYSCON2) & SYSCON2_OSTB)
89*4882a593Smuzhiyun 			f_tim = DIV_ROUND_CLOSEST(CLPS711X_EXT_FREQ, 26);
90*4882a593Smuzhiyun 		else
91*4882a593Smuzhiyun 			f_tim = DIV_ROUND_CLOSEST(CLPS711X_EXT_FREQ, 24);
92*4882a593Smuzhiyun 	} else
93*4882a593Smuzhiyun 		f_tim = DIV_ROUND_CLOSEST(f_cpu, 144);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	tmp = readl(base + CLPS711X_SYSCON1);
96*4882a593Smuzhiyun 	/* Timer1 in free running mode.
97*4882a593Smuzhiyun 	 * Counter will wrap around to 0xffff when it underflows
98*4882a593Smuzhiyun 	 * and will continue to count down.
99*4882a593Smuzhiyun 	 */
100*4882a593Smuzhiyun 	tmp &= ~(SYSCON1_TC1M | SYSCON1_TC1S);
101*4882a593Smuzhiyun 	/* Timer2 in prescale mode.
102*4882a593Smuzhiyun 	 * Value writen is automatically re-loaded when
103*4882a593Smuzhiyun 	 * the counter underflows.
104*4882a593Smuzhiyun 	 */
105*4882a593Smuzhiyun 	tmp |= SYSCON1_TC2M | SYSCON1_TC2S;
106*4882a593Smuzhiyun 	writel(tmp, base + CLPS711X_SYSCON1);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	clps711x_clk->clk_data.hws[CLPS711X_CLK_DUMMY] =
109*4882a593Smuzhiyun 		clk_hw_register_fixed_rate(NULL, "dummy", NULL, 0, 0);
110*4882a593Smuzhiyun 	clps711x_clk->clk_data.hws[CLPS711X_CLK_CPU] =
111*4882a593Smuzhiyun 		clk_hw_register_fixed_rate(NULL, "cpu", NULL, 0, f_cpu);
112*4882a593Smuzhiyun 	clps711x_clk->clk_data.hws[CLPS711X_CLK_BUS] =
113*4882a593Smuzhiyun 		clk_hw_register_fixed_rate(NULL, "bus", NULL, 0, f_bus);
114*4882a593Smuzhiyun 	clps711x_clk->clk_data.hws[CLPS711X_CLK_PLL] =
115*4882a593Smuzhiyun 		clk_hw_register_fixed_rate(NULL, "pll", NULL, 0, f_pll);
116*4882a593Smuzhiyun 	clps711x_clk->clk_data.hws[CLPS711X_CLK_TIMERREF] =
117*4882a593Smuzhiyun 		clk_hw_register_fixed_rate(NULL, "timer_ref", NULL, 0, f_tim);
118*4882a593Smuzhiyun 	clps711x_clk->clk_data.hws[CLPS711X_CLK_TIMER1] =
119*4882a593Smuzhiyun 		clk_hw_register_divider_table(NULL, "timer1", "timer_ref", 0,
120*4882a593Smuzhiyun 					   base + CLPS711X_SYSCON1, 5, 1, 0,
121*4882a593Smuzhiyun 					   timer_div_table, &clps711x_clk->lock);
122*4882a593Smuzhiyun 	clps711x_clk->clk_data.hws[CLPS711X_CLK_TIMER2] =
123*4882a593Smuzhiyun 		clk_hw_register_divider_table(NULL, "timer2", "timer_ref", 0,
124*4882a593Smuzhiyun 					   base + CLPS711X_SYSCON1, 7, 1, 0,
125*4882a593Smuzhiyun 					   timer_div_table, &clps711x_clk->lock);
126*4882a593Smuzhiyun 	clps711x_clk->clk_data.hws[CLPS711X_CLK_PWM] =
127*4882a593Smuzhiyun 		clk_hw_register_fixed_rate(NULL, "pwm", NULL, 0, f_pwm);
128*4882a593Smuzhiyun 	clps711x_clk->clk_data.hws[CLPS711X_CLK_SPIREF] =
129*4882a593Smuzhiyun 		clk_hw_register_fixed_rate(NULL, "spi_ref", NULL, 0, f_spi);
130*4882a593Smuzhiyun 	clps711x_clk->clk_data.hws[CLPS711X_CLK_SPI] =
131*4882a593Smuzhiyun 		clk_hw_register_divider_table(NULL, "spi", "spi_ref", 0,
132*4882a593Smuzhiyun 					   base + CLPS711X_SYSCON1, 16, 2, 0,
133*4882a593Smuzhiyun 					   spi_div_table, &clps711x_clk->lock);
134*4882a593Smuzhiyun 	clps711x_clk->clk_data.hws[CLPS711X_CLK_UART] =
135*4882a593Smuzhiyun 		clk_hw_register_fixed_factor(NULL, "uart", "bus", 0, 1, 10);
136*4882a593Smuzhiyun 	clps711x_clk->clk_data.hws[CLPS711X_CLK_TICK] =
137*4882a593Smuzhiyun 		clk_hw_register_fixed_rate(NULL, "tick", NULL, 0, 64);
138*4882a593Smuzhiyun 	for (tmp = 0; tmp < CLPS711X_CLK_MAX; tmp++)
139*4882a593Smuzhiyun 		if (IS_ERR(clps711x_clk->clk_data.hws[tmp]))
140*4882a593Smuzhiyun 			pr_err("clk %i: register failed with %ld\n",
141*4882a593Smuzhiyun 			       tmp, PTR_ERR(clps711x_clk->clk_data.hws[tmp]));
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	clps711x_clk->clk_data.num = CLPS711X_CLK_MAX;
144*4882a593Smuzhiyun 	of_clk_add_hw_provider(np, of_clk_hw_onecell_get,
145*4882a593Smuzhiyun 			       &clps711x_clk->clk_data);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun CLK_OF_DECLARE(clps711x, "cirrus,ep7209-clk", clps711x_clk_init_dt);
148