1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Driver for TI Multi PLL CDCE913/925/937/949 clock synthesizer
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This driver always connects the Y1 to the input clock, Y2/Y3 to PLL1,
5*4882a593Smuzhiyun * Y4/Y5 to PLL2, and so on. PLL frequency is set on a first-come-first-serve
6*4882a593Smuzhiyun * basis. Clients can directly request any frequency that the chip can
7*4882a593Smuzhiyun * deliver using the standard clk framework. In addition, the device can
8*4882a593Smuzhiyun * be configured and activated via the devicetree.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (C) 2014, Topic Embedded Products
11*4882a593Smuzhiyun * Licenced under GPL
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/clk-provider.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/gcd.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* Each chip has different number of PLLs and outputs, for example:
24*4882a593Smuzhiyun * The CECE925 has 2 PLLs which can be routed through dividers to 5 outputs.
25*4882a593Smuzhiyun * Model this as 2 PLL clocks which are parents to the outputs.
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun CDCE913,
30*4882a593Smuzhiyun CDCE925,
31*4882a593Smuzhiyun CDCE937,
32*4882a593Smuzhiyun CDCE949,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct clk_cdce925_chip_info {
36*4882a593Smuzhiyun int num_plls;
37*4882a593Smuzhiyun int num_outputs;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static const struct clk_cdce925_chip_info clk_cdce925_chip_info_tbl[] = {
41*4882a593Smuzhiyun [CDCE913] = { .num_plls = 1, .num_outputs = 3 },
42*4882a593Smuzhiyun [CDCE925] = { .num_plls = 2, .num_outputs = 5 },
43*4882a593Smuzhiyun [CDCE937] = { .num_plls = 3, .num_outputs = 7 },
44*4882a593Smuzhiyun [CDCE949] = { .num_plls = 4, .num_outputs = 9 },
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define MAX_NUMBER_OF_PLLS 4
48*4882a593Smuzhiyun #define MAX_NUMBER_OF_OUTPUTS 9
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define CDCE925_REG_GLOBAL1 0x01
51*4882a593Smuzhiyun #define CDCE925_REG_Y1SPIPDIVH 0x02
52*4882a593Smuzhiyun #define CDCE925_REG_PDIVL 0x03
53*4882a593Smuzhiyun #define CDCE925_REG_XCSEL 0x05
54*4882a593Smuzhiyun /* PLL parameters start at 0x10, steps of 0x10 */
55*4882a593Smuzhiyun #define CDCE925_OFFSET_PLL 0x10
56*4882a593Smuzhiyun /* Add CDCE925_OFFSET_PLL * (pll) to these registers before sending */
57*4882a593Smuzhiyun #define CDCE925_PLL_MUX_OUTPUTS 0x14
58*4882a593Smuzhiyun #define CDCE925_PLL_MULDIV 0x18
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define CDCE925_PLL_FREQUENCY_MIN 80000000ul
61*4882a593Smuzhiyun #define CDCE925_PLL_FREQUENCY_MAX 230000000ul
62*4882a593Smuzhiyun struct clk_cdce925_chip;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun struct clk_cdce925_output {
65*4882a593Smuzhiyun struct clk_hw hw;
66*4882a593Smuzhiyun struct clk_cdce925_chip *chip;
67*4882a593Smuzhiyun u8 index;
68*4882a593Smuzhiyun u16 pdiv; /* 1..127 for Y2-Y9; 1..1023 for Y1 */
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun #define to_clk_cdce925_output(_hw) \
71*4882a593Smuzhiyun container_of(_hw, struct clk_cdce925_output, hw)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun struct clk_cdce925_pll {
74*4882a593Smuzhiyun struct clk_hw hw;
75*4882a593Smuzhiyun struct clk_cdce925_chip *chip;
76*4882a593Smuzhiyun u8 index;
77*4882a593Smuzhiyun u16 m; /* 1..511 */
78*4882a593Smuzhiyun u16 n; /* 1..4095 */
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun #define to_clk_cdce925_pll(_hw) container_of(_hw, struct clk_cdce925_pll, hw)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun struct clk_cdce925_chip {
83*4882a593Smuzhiyun struct regmap *regmap;
84*4882a593Smuzhiyun struct i2c_client *i2c_client;
85*4882a593Smuzhiyun const struct clk_cdce925_chip_info *chip_info;
86*4882a593Smuzhiyun struct clk_cdce925_pll pll[MAX_NUMBER_OF_PLLS];
87*4882a593Smuzhiyun struct clk_cdce925_output clk[MAX_NUMBER_OF_OUTPUTS];
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* ** ** ** ** ** ** ** ** ** ** ** ** ** ** ** ** ** ** ** ** ** ** */
91*4882a593Smuzhiyun
cdce925_pll_calculate_rate(unsigned long parent_rate,u16 n,u16 m)92*4882a593Smuzhiyun static unsigned long cdce925_pll_calculate_rate(unsigned long parent_rate,
93*4882a593Smuzhiyun u16 n, u16 m)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun if ((!m || !n) || (m == n))
96*4882a593Smuzhiyun return parent_rate; /* In bypass mode runs at same frequency */
97*4882a593Smuzhiyun return mult_frac(parent_rate, (unsigned long)n, (unsigned long)m);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
cdce925_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)100*4882a593Smuzhiyun static unsigned long cdce925_pll_recalc_rate(struct clk_hw *hw,
101*4882a593Smuzhiyun unsigned long parent_rate)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun /* Output frequency of PLL is Fout = (Fin/Pdiv)*(N/M) */
104*4882a593Smuzhiyun struct clk_cdce925_pll *data = to_clk_cdce925_pll(hw);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return cdce925_pll_calculate_rate(parent_rate, data->n, data->m);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
cdce925_pll_find_rate(unsigned long rate,unsigned long parent_rate,u16 * n,u16 * m)109*4882a593Smuzhiyun static void cdce925_pll_find_rate(unsigned long rate,
110*4882a593Smuzhiyun unsigned long parent_rate, u16 *n, u16 *m)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun unsigned long un;
113*4882a593Smuzhiyun unsigned long um;
114*4882a593Smuzhiyun unsigned long g;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (rate <= parent_rate) {
117*4882a593Smuzhiyun /* Can always deliver parent_rate in bypass mode */
118*4882a593Smuzhiyun rate = parent_rate;
119*4882a593Smuzhiyun *n = 0;
120*4882a593Smuzhiyun *m = 0;
121*4882a593Smuzhiyun } else {
122*4882a593Smuzhiyun /* In PLL mode, need to apply min/max range */
123*4882a593Smuzhiyun if (rate < CDCE925_PLL_FREQUENCY_MIN)
124*4882a593Smuzhiyun rate = CDCE925_PLL_FREQUENCY_MIN;
125*4882a593Smuzhiyun else if (rate > CDCE925_PLL_FREQUENCY_MAX)
126*4882a593Smuzhiyun rate = CDCE925_PLL_FREQUENCY_MAX;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun g = gcd(rate, parent_rate);
129*4882a593Smuzhiyun um = parent_rate / g;
130*4882a593Smuzhiyun un = rate / g;
131*4882a593Smuzhiyun /* When outside hw range, reduce to fit (rounding errors) */
132*4882a593Smuzhiyun while ((un > 4095) || (um > 511)) {
133*4882a593Smuzhiyun un >>= 1;
134*4882a593Smuzhiyun um >>= 1;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun if (un == 0)
137*4882a593Smuzhiyun un = 1;
138*4882a593Smuzhiyun if (um == 0)
139*4882a593Smuzhiyun um = 1;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun *n = un;
142*4882a593Smuzhiyun *m = um;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
cdce925_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)146*4882a593Smuzhiyun static long cdce925_pll_round_rate(struct clk_hw *hw, unsigned long rate,
147*4882a593Smuzhiyun unsigned long *parent_rate)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun u16 n, m;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun cdce925_pll_find_rate(rate, *parent_rate, &n, &m);
152*4882a593Smuzhiyun return (long)cdce925_pll_calculate_rate(*parent_rate, n, m);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
cdce925_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)155*4882a593Smuzhiyun static int cdce925_pll_set_rate(struct clk_hw *hw, unsigned long rate,
156*4882a593Smuzhiyun unsigned long parent_rate)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct clk_cdce925_pll *data = to_clk_cdce925_pll(hw);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (!rate || (rate == parent_rate)) {
161*4882a593Smuzhiyun data->m = 0; /* Bypass mode */
162*4882a593Smuzhiyun data->n = 0;
163*4882a593Smuzhiyun return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if ((rate < CDCE925_PLL_FREQUENCY_MIN) ||
167*4882a593Smuzhiyun (rate > CDCE925_PLL_FREQUENCY_MAX)) {
168*4882a593Smuzhiyun pr_debug("%s: rate %lu outside PLL range.\n", __func__, rate);
169*4882a593Smuzhiyun return -EINVAL;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (rate < parent_rate) {
173*4882a593Smuzhiyun pr_debug("%s: rate %lu less than parent rate %lu.\n", __func__,
174*4882a593Smuzhiyun rate, parent_rate);
175*4882a593Smuzhiyun return -EINVAL;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun cdce925_pll_find_rate(rate, parent_rate, &data->n, &data->m);
179*4882a593Smuzhiyun return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* calculate p = max(0, 4 - int(log2 (n/m))) */
cdce925_pll_calc_p(u16 n,u16 m)184*4882a593Smuzhiyun static u8 cdce925_pll_calc_p(u16 n, u16 m)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun u8 p;
187*4882a593Smuzhiyun u16 r = n / m;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (r >= 16)
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun p = 4;
192*4882a593Smuzhiyun while (r > 1) {
193*4882a593Smuzhiyun r >>= 1;
194*4882a593Smuzhiyun --p;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun return p;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Returns VCO range bits for VCO1_0_RANGE */
cdce925_pll_calc_range_bits(struct clk_hw * hw,u16 n,u16 m)200*4882a593Smuzhiyun static u8 cdce925_pll_calc_range_bits(struct clk_hw *hw, u16 n, u16 m)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct clk *parent = clk_get_parent(hw->clk);
203*4882a593Smuzhiyun unsigned long rate = clk_get_rate(parent);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun rate = mult_frac(rate, (unsigned long)n, (unsigned long)m);
206*4882a593Smuzhiyun if (rate >= 175000000)
207*4882a593Smuzhiyun return 0x3;
208*4882a593Smuzhiyun if (rate >= 150000000)
209*4882a593Smuzhiyun return 0x02;
210*4882a593Smuzhiyun if (rate >= 125000000)
211*4882a593Smuzhiyun return 0x01;
212*4882a593Smuzhiyun return 0x00;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* I2C clock, hence everything must happen in (un)prepare because this
216*4882a593Smuzhiyun * may sleep */
cdce925_pll_prepare(struct clk_hw * hw)217*4882a593Smuzhiyun static int cdce925_pll_prepare(struct clk_hw *hw)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct clk_cdce925_pll *data = to_clk_cdce925_pll(hw);
220*4882a593Smuzhiyun u16 n = data->n;
221*4882a593Smuzhiyun u16 m = data->m;
222*4882a593Smuzhiyun u16 r;
223*4882a593Smuzhiyun u8 q;
224*4882a593Smuzhiyun u8 p;
225*4882a593Smuzhiyun u16 nn;
226*4882a593Smuzhiyun u8 pll[4]; /* Bits are spread out over 4 byte registers */
227*4882a593Smuzhiyun u8 reg_ofs = data->index * CDCE925_OFFSET_PLL;
228*4882a593Smuzhiyun unsigned i;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if ((!m || !n) || (m == n)) {
231*4882a593Smuzhiyun /* Set PLL mux to bypass mode, leave the rest as is */
232*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap,
233*4882a593Smuzhiyun reg_ofs + CDCE925_PLL_MUX_OUTPUTS, 0x80, 0x80);
234*4882a593Smuzhiyun } else {
235*4882a593Smuzhiyun /* According to data sheet: */
236*4882a593Smuzhiyun /* p = max(0, 4 - int(log2 (n/m))) */
237*4882a593Smuzhiyun p = cdce925_pll_calc_p(n, m);
238*4882a593Smuzhiyun /* nn = n * 2^p */
239*4882a593Smuzhiyun nn = n * BIT(p);
240*4882a593Smuzhiyun /* q = int(nn/m) */
241*4882a593Smuzhiyun q = nn / m;
242*4882a593Smuzhiyun if ((q < 16) || (q > 63)) {
243*4882a593Smuzhiyun pr_debug("%s invalid q=%d\n", __func__, q);
244*4882a593Smuzhiyun return -EINVAL;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun r = nn - (m*q);
247*4882a593Smuzhiyun if (r > 511) {
248*4882a593Smuzhiyun pr_debug("%s invalid r=%d\n", __func__, r);
249*4882a593Smuzhiyun return -EINVAL;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun pr_debug("%s n=%d m=%d p=%d q=%d r=%d\n", __func__,
252*4882a593Smuzhiyun n, m, p, q, r);
253*4882a593Smuzhiyun /* encode into register bits */
254*4882a593Smuzhiyun pll[0] = n >> 4;
255*4882a593Smuzhiyun pll[1] = ((n & 0x0F) << 4) | ((r >> 5) & 0x0F);
256*4882a593Smuzhiyun pll[2] = ((r & 0x1F) << 3) | ((q >> 3) & 0x07);
257*4882a593Smuzhiyun pll[3] = ((q & 0x07) << 5) | (p << 2) |
258*4882a593Smuzhiyun cdce925_pll_calc_range_bits(hw, n, m);
259*4882a593Smuzhiyun /* Write to registers */
260*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pll); ++i)
261*4882a593Smuzhiyun regmap_write(data->chip->regmap,
262*4882a593Smuzhiyun reg_ofs + CDCE925_PLL_MULDIV + i, pll[i]);
263*4882a593Smuzhiyun /* Enable PLL */
264*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap,
265*4882a593Smuzhiyun reg_ofs + CDCE925_PLL_MUX_OUTPUTS, 0x80, 0x00);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
cdce925_pll_unprepare(struct clk_hw * hw)271*4882a593Smuzhiyun static void cdce925_pll_unprepare(struct clk_hw *hw)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun struct clk_cdce925_pll *data = to_clk_cdce925_pll(hw);
274*4882a593Smuzhiyun u8 reg_ofs = data->index * CDCE925_OFFSET_PLL;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap,
277*4882a593Smuzhiyun reg_ofs + CDCE925_PLL_MUX_OUTPUTS, 0x80, 0x80);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static const struct clk_ops cdce925_pll_ops = {
281*4882a593Smuzhiyun .prepare = cdce925_pll_prepare,
282*4882a593Smuzhiyun .unprepare = cdce925_pll_unprepare,
283*4882a593Smuzhiyun .recalc_rate = cdce925_pll_recalc_rate,
284*4882a593Smuzhiyun .round_rate = cdce925_pll_round_rate,
285*4882a593Smuzhiyun .set_rate = cdce925_pll_set_rate,
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun
cdce925_clk_set_pdiv(struct clk_cdce925_output * data,u16 pdiv)289*4882a593Smuzhiyun static void cdce925_clk_set_pdiv(struct clk_cdce925_output *data, u16 pdiv)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun switch (data->index) {
292*4882a593Smuzhiyun case 0:
293*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap,
294*4882a593Smuzhiyun CDCE925_REG_Y1SPIPDIVH,
295*4882a593Smuzhiyun 0x03, (pdiv >> 8) & 0x03);
296*4882a593Smuzhiyun regmap_write(data->chip->regmap, 0x03, pdiv & 0xFF);
297*4882a593Smuzhiyun break;
298*4882a593Smuzhiyun case 1:
299*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap, 0x16, 0x7F, pdiv);
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun case 2:
302*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap, 0x17, 0x7F, pdiv);
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun case 3:
305*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap, 0x26, 0x7F, pdiv);
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun case 4:
308*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap, 0x27, 0x7F, pdiv);
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun case 5:
311*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap, 0x36, 0x7F, pdiv);
312*4882a593Smuzhiyun break;
313*4882a593Smuzhiyun case 6:
314*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap, 0x37, 0x7F, pdiv);
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun case 7:
317*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap, 0x46, 0x7F, pdiv);
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun case 8:
320*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap, 0x47, 0x7F, pdiv);
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
cdce925_clk_activate(struct clk_cdce925_output * data)325*4882a593Smuzhiyun static void cdce925_clk_activate(struct clk_cdce925_output *data)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun switch (data->index) {
328*4882a593Smuzhiyun case 0:
329*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap,
330*4882a593Smuzhiyun CDCE925_REG_Y1SPIPDIVH, 0x0c, 0x0c);
331*4882a593Smuzhiyun break;
332*4882a593Smuzhiyun case 1:
333*4882a593Smuzhiyun case 2:
334*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap, 0x14, 0x03, 0x03);
335*4882a593Smuzhiyun break;
336*4882a593Smuzhiyun case 3:
337*4882a593Smuzhiyun case 4:
338*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap, 0x24, 0x03, 0x03);
339*4882a593Smuzhiyun break;
340*4882a593Smuzhiyun case 5:
341*4882a593Smuzhiyun case 6:
342*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap, 0x34, 0x03, 0x03);
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun case 7:
345*4882a593Smuzhiyun case 8:
346*4882a593Smuzhiyun regmap_update_bits(data->chip->regmap, 0x44, 0x03, 0x03);
347*4882a593Smuzhiyun break;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
cdce925_clk_prepare(struct clk_hw * hw)351*4882a593Smuzhiyun static int cdce925_clk_prepare(struct clk_hw *hw)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct clk_cdce925_output *data = to_clk_cdce925_output(hw);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun cdce925_clk_set_pdiv(data, data->pdiv);
356*4882a593Smuzhiyun cdce925_clk_activate(data);
357*4882a593Smuzhiyun return 0;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
cdce925_clk_unprepare(struct clk_hw * hw)360*4882a593Smuzhiyun static void cdce925_clk_unprepare(struct clk_hw *hw)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun struct clk_cdce925_output *data = to_clk_cdce925_output(hw);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* Disable clock by setting divider to "0" */
365*4882a593Smuzhiyun cdce925_clk_set_pdiv(data, 0);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
cdce925_clk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)368*4882a593Smuzhiyun static unsigned long cdce925_clk_recalc_rate(struct clk_hw *hw,
369*4882a593Smuzhiyun unsigned long parent_rate)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct clk_cdce925_output *data = to_clk_cdce925_output(hw);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (data->pdiv)
374*4882a593Smuzhiyun return parent_rate / data->pdiv;
375*4882a593Smuzhiyun return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
cdce925_calc_divider(unsigned long rate,unsigned long parent_rate)378*4882a593Smuzhiyun static u16 cdce925_calc_divider(unsigned long rate,
379*4882a593Smuzhiyun unsigned long parent_rate)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun unsigned long divider;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if (!rate)
384*4882a593Smuzhiyun return 0;
385*4882a593Smuzhiyun if (rate >= parent_rate)
386*4882a593Smuzhiyun return 1;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun divider = DIV_ROUND_CLOSEST(parent_rate, rate);
389*4882a593Smuzhiyun if (divider > 0x7F)
390*4882a593Smuzhiyun divider = 0x7F;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun return (u16)divider;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
cdce925_clk_best_parent_rate(struct clk_hw * hw,unsigned long rate)395*4882a593Smuzhiyun static unsigned long cdce925_clk_best_parent_rate(
396*4882a593Smuzhiyun struct clk_hw *hw, unsigned long rate)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun struct clk *pll = clk_get_parent(hw->clk);
399*4882a593Smuzhiyun struct clk *root = clk_get_parent(pll);
400*4882a593Smuzhiyun unsigned long root_rate = clk_get_rate(root);
401*4882a593Smuzhiyun unsigned long best_rate_error = rate;
402*4882a593Smuzhiyun u16 pdiv_min;
403*4882a593Smuzhiyun u16 pdiv_max;
404*4882a593Smuzhiyun u16 pdiv_best;
405*4882a593Smuzhiyun u16 pdiv_now;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (root_rate % rate == 0)
408*4882a593Smuzhiyun return root_rate; /* Don't need the PLL, use bypass */
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun pdiv_min = (u16)max(1ul, DIV_ROUND_UP(CDCE925_PLL_FREQUENCY_MIN, rate));
411*4882a593Smuzhiyun pdiv_max = (u16)min(127ul, CDCE925_PLL_FREQUENCY_MAX / rate);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (pdiv_min > pdiv_max)
414*4882a593Smuzhiyun return 0; /* No can do? */
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun pdiv_best = pdiv_min;
417*4882a593Smuzhiyun for (pdiv_now = pdiv_min; pdiv_now < pdiv_max; ++pdiv_now) {
418*4882a593Smuzhiyun unsigned long target_rate = rate * pdiv_now;
419*4882a593Smuzhiyun long pll_rate = clk_round_rate(pll, target_rate);
420*4882a593Smuzhiyun unsigned long actual_rate;
421*4882a593Smuzhiyun unsigned long rate_error;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun if (pll_rate <= 0)
424*4882a593Smuzhiyun continue;
425*4882a593Smuzhiyun actual_rate = pll_rate / pdiv_now;
426*4882a593Smuzhiyun rate_error = abs((long)actual_rate - (long)rate);
427*4882a593Smuzhiyun if (rate_error < best_rate_error) {
428*4882a593Smuzhiyun pdiv_best = pdiv_now;
429*4882a593Smuzhiyun best_rate_error = rate_error;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun /* TODO: Consider PLL frequency based on smaller n/m values
432*4882a593Smuzhiyun * and pick the better one if the error is equal */
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun return rate * pdiv_best;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
cdce925_clk_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)438*4882a593Smuzhiyun static long cdce925_clk_round_rate(struct clk_hw *hw, unsigned long rate,
439*4882a593Smuzhiyun unsigned long *parent_rate)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun unsigned long l_parent_rate = *parent_rate;
442*4882a593Smuzhiyun u16 divider = cdce925_calc_divider(rate, l_parent_rate);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (l_parent_rate / divider != rate) {
445*4882a593Smuzhiyun l_parent_rate = cdce925_clk_best_parent_rate(hw, rate);
446*4882a593Smuzhiyun divider = cdce925_calc_divider(rate, l_parent_rate);
447*4882a593Smuzhiyun *parent_rate = l_parent_rate;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if (divider)
451*4882a593Smuzhiyun return (long)(l_parent_rate / divider);
452*4882a593Smuzhiyun return 0;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
cdce925_clk_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)455*4882a593Smuzhiyun static int cdce925_clk_set_rate(struct clk_hw *hw, unsigned long rate,
456*4882a593Smuzhiyun unsigned long parent_rate)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun struct clk_cdce925_output *data = to_clk_cdce925_output(hw);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun data->pdiv = cdce925_calc_divider(rate, parent_rate);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static const struct clk_ops cdce925_clk_ops = {
466*4882a593Smuzhiyun .prepare = cdce925_clk_prepare,
467*4882a593Smuzhiyun .unprepare = cdce925_clk_unprepare,
468*4882a593Smuzhiyun .recalc_rate = cdce925_clk_recalc_rate,
469*4882a593Smuzhiyun .round_rate = cdce925_clk_round_rate,
470*4882a593Smuzhiyun .set_rate = cdce925_clk_set_rate,
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun
cdce925_y1_calc_divider(unsigned long rate,unsigned long parent_rate)474*4882a593Smuzhiyun static u16 cdce925_y1_calc_divider(unsigned long rate,
475*4882a593Smuzhiyun unsigned long parent_rate)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun unsigned long divider;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (!rate)
480*4882a593Smuzhiyun return 0;
481*4882a593Smuzhiyun if (rate >= parent_rate)
482*4882a593Smuzhiyun return 1;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun divider = DIV_ROUND_CLOSEST(parent_rate, rate);
485*4882a593Smuzhiyun if (divider > 0x3FF) /* Y1 has 10-bit divider */
486*4882a593Smuzhiyun divider = 0x3FF;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun return (u16)divider;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
cdce925_clk_y1_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)491*4882a593Smuzhiyun static long cdce925_clk_y1_round_rate(struct clk_hw *hw, unsigned long rate,
492*4882a593Smuzhiyun unsigned long *parent_rate)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun unsigned long l_parent_rate = *parent_rate;
495*4882a593Smuzhiyun u16 divider = cdce925_y1_calc_divider(rate, l_parent_rate);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (divider)
498*4882a593Smuzhiyun return (long)(l_parent_rate / divider);
499*4882a593Smuzhiyun return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
cdce925_clk_y1_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)502*4882a593Smuzhiyun static int cdce925_clk_y1_set_rate(struct clk_hw *hw, unsigned long rate,
503*4882a593Smuzhiyun unsigned long parent_rate)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun struct clk_cdce925_output *data = to_clk_cdce925_output(hw);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun data->pdiv = cdce925_y1_calc_divider(rate, parent_rate);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun static const struct clk_ops cdce925_clk_y1_ops = {
513*4882a593Smuzhiyun .prepare = cdce925_clk_prepare,
514*4882a593Smuzhiyun .unprepare = cdce925_clk_unprepare,
515*4882a593Smuzhiyun .recalc_rate = cdce925_clk_recalc_rate,
516*4882a593Smuzhiyun .round_rate = cdce925_clk_y1_round_rate,
517*4882a593Smuzhiyun .set_rate = cdce925_clk_y1_set_rate,
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun #define CDCE925_I2C_COMMAND_BLOCK_TRANSFER 0x00
521*4882a593Smuzhiyun #define CDCE925_I2C_COMMAND_BYTE_TRANSFER 0x80
522*4882a593Smuzhiyun
cdce925_regmap_i2c_write(void * context,const void * data,size_t count)523*4882a593Smuzhiyun static int cdce925_regmap_i2c_write(
524*4882a593Smuzhiyun void *context, const void *data, size_t count)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun struct device *dev = context;
527*4882a593Smuzhiyun struct i2c_client *i2c = to_i2c_client(dev);
528*4882a593Smuzhiyun int ret;
529*4882a593Smuzhiyun u8 reg_data[2];
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun if (count != 2)
532*4882a593Smuzhiyun return -ENOTSUPP;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* First byte is command code */
535*4882a593Smuzhiyun reg_data[0] = CDCE925_I2C_COMMAND_BYTE_TRANSFER | ((u8 *)data)[0];
536*4882a593Smuzhiyun reg_data[1] = ((u8 *)data)[1];
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun dev_dbg(&i2c->dev, "%s(%zu) %#x %#x\n", __func__, count,
539*4882a593Smuzhiyun reg_data[0], reg_data[1]);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun ret = i2c_master_send(i2c, reg_data, count);
542*4882a593Smuzhiyun if (likely(ret == count))
543*4882a593Smuzhiyun return 0;
544*4882a593Smuzhiyun else if (ret < 0)
545*4882a593Smuzhiyun return ret;
546*4882a593Smuzhiyun else
547*4882a593Smuzhiyun return -EIO;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
cdce925_regmap_i2c_read(void * context,const void * reg,size_t reg_size,void * val,size_t val_size)550*4882a593Smuzhiyun static int cdce925_regmap_i2c_read(void *context,
551*4882a593Smuzhiyun const void *reg, size_t reg_size, void *val, size_t val_size)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun struct device *dev = context;
554*4882a593Smuzhiyun struct i2c_client *i2c = to_i2c_client(dev);
555*4882a593Smuzhiyun struct i2c_msg xfer[2];
556*4882a593Smuzhiyun int ret;
557*4882a593Smuzhiyun u8 reg_data[2];
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun if (reg_size != 1)
560*4882a593Smuzhiyun return -ENOTSUPP;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun xfer[0].addr = i2c->addr;
563*4882a593Smuzhiyun xfer[0].flags = 0;
564*4882a593Smuzhiyun xfer[0].buf = reg_data;
565*4882a593Smuzhiyun if (val_size == 1) {
566*4882a593Smuzhiyun reg_data[0] =
567*4882a593Smuzhiyun CDCE925_I2C_COMMAND_BYTE_TRANSFER | ((u8 *)reg)[0];
568*4882a593Smuzhiyun xfer[0].len = 1;
569*4882a593Smuzhiyun } else {
570*4882a593Smuzhiyun reg_data[0] =
571*4882a593Smuzhiyun CDCE925_I2C_COMMAND_BLOCK_TRANSFER | ((u8 *)reg)[0];
572*4882a593Smuzhiyun reg_data[1] = val_size;
573*4882a593Smuzhiyun xfer[0].len = 2;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun xfer[1].addr = i2c->addr;
577*4882a593Smuzhiyun xfer[1].flags = I2C_M_RD;
578*4882a593Smuzhiyun xfer[1].len = val_size;
579*4882a593Smuzhiyun xfer[1].buf = val;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun ret = i2c_transfer(i2c->adapter, xfer, 2);
582*4882a593Smuzhiyun if (likely(ret == 2)) {
583*4882a593Smuzhiyun dev_dbg(&i2c->dev, "%s(%zu, %zu) %#x %#x\n", __func__,
584*4882a593Smuzhiyun reg_size, val_size, reg_data[0], *((u8 *)val));
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun } else if (ret < 0)
587*4882a593Smuzhiyun return ret;
588*4882a593Smuzhiyun else
589*4882a593Smuzhiyun return -EIO;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun static struct clk_hw *
of_clk_cdce925_get(struct of_phandle_args * clkspec,void * _data)593*4882a593Smuzhiyun of_clk_cdce925_get(struct of_phandle_args *clkspec, void *_data)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun struct clk_cdce925_chip *data = _data;
596*4882a593Smuzhiyun unsigned int idx = clkspec->args[0];
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (idx >= ARRAY_SIZE(data->clk)) {
599*4882a593Smuzhiyun pr_err("%s: invalid index %u\n", __func__, idx);
600*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun return &data->clk[idx].hw;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
cdce925_regulator_disable(void * regulator)606*4882a593Smuzhiyun static void cdce925_regulator_disable(void *regulator)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun regulator_disable(regulator);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
cdce925_regulator_enable(struct device * dev,const char * name)611*4882a593Smuzhiyun static int cdce925_regulator_enable(struct device *dev, const char *name)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun struct regulator *regulator;
614*4882a593Smuzhiyun int err;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun regulator = devm_regulator_get(dev, name);
617*4882a593Smuzhiyun if (IS_ERR(regulator))
618*4882a593Smuzhiyun return PTR_ERR(regulator);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun err = regulator_enable(regulator);
621*4882a593Smuzhiyun if (err) {
622*4882a593Smuzhiyun dev_err(dev, "Failed to enable %s: %d\n", name, err);
623*4882a593Smuzhiyun return err;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun return devm_add_action_or_reset(dev, cdce925_regulator_disable,
627*4882a593Smuzhiyun regulator);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* The CDCE925 uses a funky way to read/write registers. Bulk mode is
631*4882a593Smuzhiyun * just weird, so just use the single byte mode exclusively. */
632*4882a593Smuzhiyun static struct regmap_bus regmap_cdce925_bus = {
633*4882a593Smuzhiyun .write = cdce925_regmap_i2c_write,
634*4882a593Smuzhiyun .read = cdce925_regmap_i2c_read,
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun
cdce925_probe(struct i2c_client * client,const struct i2c_device_id * id)637*4882a593Smuzhiyun static int cdce925_probe(struct i2c_client *client,
638*4882a593Smuzhiyun const struct i2c_device_id *id)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun struct clk_cdce925_chip *data;
641*4882a593Smuzhiyun struct device_node *node = client->dev.of_node;
642*4882a593Smuzhiyun const char *parent_name;
643*4882a593Smuzhiyun const char *pll_clk_name[MAX_NUMBER_OF_PLLS] = {NULL,};
644*4882a593Smuzhiyun struct clk_init_data init;
645*4882a593Smuzhiyun u32 value;
646*4882a593Smuzhiyun int i;
647*4882a593Smuzhiyun int err;
648*4882a593Smuzhiyun struct device_node *np_output;
649*4882a593Smuzhiyun char child_name[6];
650*4882a593Smuzhiyun struct regmap_config config = {
651*4882a593Smuzhiyun .name = "configuration0",
652*4882a593Smuzhiyun .reg_bits = 8,
653*4882a593Smuzhiyun .val_bits = 8,
654*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun dev_dbg(&client->dev, "%s\n", __func__);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun err = cdce925_regulator_enable(&client->dev, "vdd");
660*4882a593Smuzhiyun if (err)
661*4882a593Smuzhiyun return err;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun err = cdce925_regulator_enable(&client->dev, "vddout");
664*4882a593Smuzhiyun if (err)
665*4882a593Smuzhiyun return err;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun data = devm_kzalloc(&client->dev, sizeof(*data), GFP_KERNEL);
668*4882a593Smuzhiyun if (!data)
669*4882a593Smuzhiyun return -ENOMEM;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun data->i2c_client = client;
672*4882a593Smuzhiyun data->chip_info = &clk_cdce925_chip_info_tbl[id->driver_data];
673*4882a593Smuzhiyun config.max_register = CDCE925_OFFSET_PLL +
674*4882a593Smuzhiyun data->chip_info->num_plls * 0x10 - 1;
675*4882a593Smuzhiyun data->regmap = devm_regmap_init(&client->dev, ®map_cdce925_bus,
676*4882a593Smuzhiyun &client->dev, &config);
677*4882a593Smuzhiyun if (IS_ERR(data->regmap)) {
678*4882a593Smuzhiyun dev_err(&client->dev, "failed to allocate register map\n");
679*4882a593Smuzhiyun return PTR_ERR(data->regmap);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun i2c_set_clientdata(client, data);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(node, 0);
684*4882a593Smuzhiyun if (!parent_name) {
685*4882a593Smuzhiyun dev_err(&client->dev, "missing parent clock\n");
686*4882a593Smuzhiyun return -ENODEV;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun dev_dbg(&client->dev, "parent is: %s\n", parent_name);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun if (of_property_read_u32(node, "xtal-load-pf", &value) == 0)
691*4882a593Smuzhiyun regmap_write(data->regmap,
692*4882a593Smuzhiyun CDCE925_REG_XCSEL, (value << 3) & 0xF8);
693*4882a593Smuzhiyun /* PWDN bit */
694*4882a593Smuzhiyun regmap_update_bits(data->regmap, CDCE925_REG_GLOBAL1, BIT(4), 0);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* Set input source for Y1 to be the XTAL */
697*4882a593Smuzhiyun regmap_update_bits(data->regmap, 0x02, BIT(7), 0);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun init.ops = &cdce925_pll_ops;
700*4882a593Smuzhiyun init.flags = 0;
701*4882a593Smuzhiyun init.parent_names = &parent_name;
702*4882a593Smuzhiyun init.num_parents = 1;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun /* Register PLL clocks */
705*4882a593Smuzhiyun for (i = 0; i < data->chip_info->num_plls; ++i) {
706*4882a593Smuzhiyun pll_clk_name[i] = kasprintf(GFP_KERNEL, "%pOFn.pll%d",
707*4882a593Smuzhiyun client->dev.of_node, i);
708*4882a593Smuzhiyun init.name = pll_clk_name[i];
709*4882a593Smuzhiyun data->pll[i].chip = data;
710*4882a593Smuzhiyun data->pll[i].hw.init = &init;
711*4882a593Smuzhiyun data->pll[i].index = i;
712*4882a593Smuzhiyun err = devm_clk_hw_register(&client->dev, &data->pll[i].hw);
713*4882a593Smuzhiyun if (err) {
714*4882a593Smuzhiyun dev_err(&client->dev, "Failed register PLL %d\n", i);
715*4882a593Smuzhiyun goto error;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun sprintf(child_name, "PLL%d", i+1);
718*4882a593Smuzhiyun np_output = of_get_child_by_name(node, child_name);
719*4882a593Smuzhiyun if (!np_output)
720*4882a593Smuzhiyun continue;
721*4882a593Smuzhiyun if (!of_property_read_u32(np_output,
722*4882a593Smuzhiyun "clock-frequency", &value)) {
723*4882a593Smuzhiyun err = clk_set_rate(data->pll[i].hw.clk, value);
724*4882a593Smuzhiyun if (err)
725*4882a593Smuzhiyun dev_err(&client->dev,
726*4882a593Smuzhiyun "unable to set PLL frequency %ud\n",
727*4882a593Smuzhiyun value);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun if (!of_property_read_u32(np_output,
730*4882a593Smuzhiyun "spread-spectrum", &value)) {
731*4882a593Smuzhiyun u8 flag = of_property_read_bool(np_output,
732*4882a593Smuzhiyun "spread-spectrum-center") ? 0x80 : 0x00;
733*4882a593Smuzhiyun regmap_update_bits(data->regmap,
734*4882a593Smuzhiyun 0x16 + (i*CDCE925_OFFSET_PLL),
735*4882a593Smuzhiyun 0x80, flag);
736*4882a593Smuzhiyun regmap_update_bits(data->regmap,
737*4882a593Smuzhiyun 0x12 + (i*CDCE925_OFFSET_PLL),
738*4882a593Smuzhiyun 0x07, value & 0x07);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun of_node_put(np_output);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /* Register output clock Y1 */
744*4882a593Smuzhiyun init.ops = &cdce925_clk_y1_ops;
745*4882a593Smuzhiyun init.flags = 0;
746*4882a593Smuzhiyun init.num_parents = 1;
747*4882a593Smuzhiyun init.parent_names = &parent_name; /* Mux Y1 to input */
748*4882a593Smuzhiyun init.name = kasprintf(GFP_KERNEL, "%pOFn.Y1", client->dev.of_node);
749*4882a593Smuzhiyun data->clk[0].chip = data;
750*4882a593Smuzhiyun data->clk[0].hw.init = &init;
751*4882a593Smuzhiyun data->clk[0].index = 0;
752*4882a593Smuzhiyun data->clk[0].pdiv = 1;
753*4882a593Smuzhiyun err = devm_clk_hw_register(&client->dev, &data->clk[0].hw);
754*4882a593Smuzhiyun kfree(init.name); /* clock framework made a copy of the name */
755*4882a593Smuzhiyun if (err) {
756*4882a593Smuzhiyun dev_err(&client->dev, "clock registration Y1 failed\n");
757*4882a593Smuzhiyun goto error;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Register output clocks Y2 .. Y5*/
761*4882a593Smuzhiyun init.ops = &cdce925_clk_ops;
762*4882a593Smuzhiyun init.flags = CLK_SET_RATE_PARENT;
763*4882a593Smuzhiyun init.num_parents = 1;
764*4882a593Smuzhiyun for (i = 1; i < data->chip_info->num_outputs; ++i) {
765*4882a593Smuzhiyun init.name = kasprintf(GFP_KERNEL, "%pOFn.Y%d",
766*4882a593Smuzhiyun client->dev.of_node, i+1);
767*4882a593Smuzhiyun data->clk[i].chip = data;
768*4882a593Smuzhiyun data->clk[i].hw.init = &init;
769*4882a593Smuzhiyun data->clk[i].index = i;
770*4882a593Smuzhiyun data->clk[i].pdiv = 1;
771*4882a593Smuzhiyun switch (i) {
772*4882a593Smuzhiyun case 1:
773*4882a593Smuzhiyun case 2:
774*4882a593Smuzhiyun /* Mux Y2/3 to PLL1 */
775*4882a593Smuzhiyun init.parent_names = &pll_clk_name[0];
776*4882a593Smuzhiyun break;
777*4882a593Smuzhiyun case 3:
778*4882a593Smuzhiyun case 4:
779*4882a593Smuzhiyun /* Mux Y4/5 to PLL2 */
780*4882a593Smuzhiyun init.parent_names = &pll_clk_name[1];
781*4882a593Smuzhiyun break;
782*4882a593Smuzhiyun case 5:
783*4882a593Smuzhiyun case 6:
784*4882a593Smuzhiyun /* Mux Y6/7 to PLL3 */
785*4882a593Smuzhiyun init.parent_names = &pll_clk_name[2];
786*4882a593Smuzhiyun break;
787*4882a593Smuzhiyun case 7:
788*4882a593Smuzhiyun case 8:
789*4882a593Smuzhiyun /* Mux Y8/9 to PLL4 */
790*4882a593Smuzhiyun init.parent_names = &pll_clk_name[3];
791*4882a593Smuzhiyun break;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun err = devm_clk_hw_register(&client->dev, &data->clk[i].hw);
794*4882a593Smuzhiyun kfree(init.name); /* clock framework made a copy of the name */
795*4882a593Smuzhiyun if (err) {
796*4882a593Smuzhiyun dev_err(&client->dev, "clock registration failed\n");
797*4882a593Smuzhiyun goto error;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* Register the output clocks */
802*4882a593Smuzhiyun err = of_clk_add_hw_provider(client->dev.of_node, of_clk_cdce925_get,
803*4882a593Smuzhiyun data);
804*4882a593Smuzhiyun if (err)
805*4882a593Smuzhiyun dev_err(&client->dev, "unable to add OF clock provider\n");
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun err = 0;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun error:
810*4882a593Smuzhiyun for (i = 0; i < data->chip_info->num_plls; ++i)
811*4882a593Smuzhiyun /* clock framework made a copy of the name */
812*4882a593Smuzhiyun kfree(pll_clk_name[i]);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun return err;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun static const struct i2c_device_id cdce925_id[] = {
818*4882a593Smuzhiyun { "cdce913", CDCE913 },
819*4882a593Smuzhiyun { "cdce925", CDCE925 },
820*4882a593Smuzhiyun { "cdce937", CDCE937 },
821*4882a593Smuzhiyun { "cdce949", CDCE949 },
822*4882a593Smuzhiyun { }
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, cdce925_id);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun static const struct of_device_id clk_cdce925_of_match[] = {
827*4882a593Smuzhiyun { .compatible = "ti,cdce913" },
828*4882a593Smuzhiyun { .compatible = "ti,cdce925" },
829*4882a593Smuzhiyun { .compatible = "ti,cdce937" },
830*4882a593Smuzhiyun { .compatible = "ti,cdce949" },
831*4882a593Smuzhiyun { },
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_cdce925_of_match);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun static struct i2c_driver cdce925_driver = {
836*4882a593Smuzhiyun .driver = {
837*4882a593Smuzhiyun .name = "cdce925",
838*4882a593Smuzhiyun .of_match_table = of_match_ptr(clk_cdce925_of_match),
839*4882a593Smuzhiyun },
840*4882a593Smuzhiyun .probe = cdce925_probe,
841*4882a593Smuzhiyun .id_table = cdce925_id,
842*4882a593Smuzhiyun };
843*4882a593Smuzhiyun module_i2c_driver(cdce925_driver);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun MODULE_AUTHOR("Mike Looijmans <mike.looijmans@topic.nl>");
846*4882a593Smuzhiyun MODULE_DESCRIPTION("TI CDCE913/925/937/949 driver");
847*4882a593Smuzhiyun MODULE_LICENSE("GPL");
848