xref: /OK3568_Linux_fs/kernel/drivers/clk/clk-bm1880.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Bitmain BM1880 SoC clock driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2019 Linaro Ltd.
6*4882a593Smuzhiyun  * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <dt-bindings/clock/bm1880-clock.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define BM1880_CLK_MPLL_CTL	0x00
20*4882a593Smuzhiyun #define BM1880_CLK_SPLL_CTL	0x04
21*4882a593Smuzhiyun #define BM1880_CLK_FPLL_CTL	0x08
22*4882a593Smuzhiyun #define BM1880_CLK_DDRPLL_CTL	0x0c
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define BM1880_CLK_ENABLE0	0x00
25*4882a593Smuzhiyun #define BM1880_CLK_ENABLE1	0x04
26*4882a593Smuzhiyun #define BM1880_CLK_SELECT	0x20
27*4882a593Smuzhiyun #define BM1880_CLK_DIV0		0x40
28*4882a593Smuzhiyun #define BM1880_CLK_DIV1		0x44
29*4882a593Smuzhiyun #define BM1880_CLK_DIV2		0x48
30*4882a593Smuzhiyun #define BM1880_CLK_DIV3		0x4c
31*4882a593Smuzhiyun #define BM1880_CLK_DIV4		0x50
32*4882a593Smuzhiyun #define BM1880_CLK_DIV5		0x54
33*4882a593Smuzhiyun #define BM1880_CLK_DIV6		0x58
34*4882a593Smuzhiyun #define BM1880_CLK_DIV7		0x5c
35*4882a593Smuzhiyun #define BM1880_CLK_DIV8		0x60
36*4882a593Smuzhiyun #define BM1880_CLK_DIV9		0x64
37*4882a593Smuzhiyun #define BM1880_CLK_DIV10	0x68
38*4882a593Smuzhiyun #define BM1880_CLK_DIV11	0x6c
39*4882a593Smuzhiyun #define BM1880_CLK_DIV12	0x70
40*4882a593Smuzhiyun #define BM1880_CLK_DIV13	0x74
41*4882a593Smuzhiyun #define BM1880_CLK_DIV14	0x78
42*4882a593Smuzhiyun #define BM1880_CLK_DIV15	0x7c
43*4882a593Smuzhiyun #define BM1880_CLK_DIV16	0x80
44*4882a593Smuzhiyun #define BM1880_CLK_DIV17	0x84
45*4882a593Smuzhiyun #define BM1880_CLK_DIV18	0x88
46*4882a593Smuzhiyun #define BM1880_CLK_DIV19	0x8c
47*4882a593Smuzhiyun #define BM1880_CLK_DIV20	0x90
48*4882a593Smuzhiyun #define BM1880_CLK_DIV21	0x94
49*4882a593Smuzhiyun #define BM1880_CLK_DIV22	0x98
50*4882a593Smuzhiyun #define BM1880_CLK_DIV23	0x9c
51*4882a593Smuzhiyun #define BM1880_CLK_DIV24	0xa0
52*4882a593Smuzhiyun #define BM1880_CLK_DIV25	0xa4
53*4882a593Smuzhiyun #define BM1880_CLK_DIV26	0xa8
54*4882a593Smuzhiyun #define BM1880_CLK_DIV27	0xac
55*4882a593Smuzhiyun #define BM1880_CLK_DIV28	0xb0
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define to_bm1880_pll_clk(_hw) container_of(_hw, struct bm1880_pll_hw_clock, hw)
58*4882a593Smuzhiyun #define to_bm1880_div_clk(_hw) container_of(_hw, struct bm1880_div_hw_clock, hw)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static DEFINE_SPINLOCK(bm1880_clk_lock);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct bm1880_clock_data {
63*4882a593Smuzhiyun 	void __iomem *pll_base;
64*4882a593Smuzhiyun 	void __iomem *sys_base;
65*4882a593Smuzhiyun 	struct clk_hw_onecell_data hw_data;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun struct bm1880_gate_clock {
69*4882a593Smuzhiyun 	unsigned int	id;
70*4882a593Smuzhiyun 	const char	*name;
71*4882a593Smuzhiyun 	const char      *parent;
72*4882a593Smuzhiyun 	u32		gate_reg;
73*4882a593Smuzhiyun 	s8		gate_shift;
74*4882a593Smuzhiyun 	unsigned long	flags;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun struct bm1880_mux_clock {
78*4882a593Smuzhiyun 	unsigned int	id;
79*4882a593Smuzhiyun 	const char	*name;
80*4882a593Smuzhiyun 	const char      * const *parents;
81*4882a593Smuzhiyun 	s8		num_parents;
82*4882a593Smuzhiyun 	u32		reg;
83*4882a593Smuzhiyun 	s8		shift;
84*4882a593Smuzhiyun 	unsigned long	flags;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun struct bm1880_div_clock {
88*4882a593Smuzhiyun 	unsigned int	id;
89*4882a593Smuzhiyun 	const char	*name;
90*4882a593Smuzhiyun 	u32		reg;
91*4882a593Smuzhiyun 	u8		shift;
92*4882a593Smuzhiyun 	u8		width;
93*4882a593Smuzhiyun 	u32		initval;
94*4882a593Smuzhiyun 	const struct clk_div_table *table;
95*4882a593Smuzhiyun 	unsigned long flags;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun struct bm1880_div_hw_clock {
99*4882a593Smuzhiyun 	struct bm1880_div_clock div;
100*4882a593Smuzhiyun 	void __iomem *base;
101*4882a593Smuzhiyun 	spinlock_t *lock;
102*4882a593Smuzhiyun 	struct clk_hw hw;
103*4882a593Smuzhiyun 	struct clk_init_data init;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun struct bm1880_composite_clock {
107*4882a593Smuzhiyun 	unsigned int	id;
108*4882a593Smuzhiyun 	const char	*name;
109*4882a593Smuzhiyun 	const char	*parent;
110*4882a593Smuzhiyun 	const char      * const *parents;
111*4882a593Smuzhiyun 	unsigned int	num_parents;
112*4882a593Smuzhiyun 	unsigned long	flags;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	u32		gate_reg;
115*4882a593Smuzhiyun 	u32		mux_reg;
116*4882a593Smuzhiyun 	u32		div_reg;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	s8		gate_shift;
119*4882a593Smuzhiyun 	s8		mux_shift;
120*4882a593Smuzhiyun 	s8		div_shift;
121*4882a593Smuzhiyun 	s8		div_width;
122*4882a593Smuzhiyun 	s16		div_initval;
123*4882a593Smuzhiyun 	const struct clk_div_table *table;
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun struct bm1880_pll_clock {
127*4882a593Smuzhiyun 	unsigned int	id;
128*4882a593Smuzhiyun 	const char	*name;
129*4882a593Smuzhiyun 	u32		reg;
130*4882a593Smuzhiyun 	unsigned long	flags;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun struct bm1880_pll_hw_clock {
134*4882a593Smuzhiyun 	struct bm1880_pll_clock pll;
135*4882a593Smuzhiyun 	void __iomem *base;
136*4882a593Smuzhiyun 	struct clk_hw hw;
137*4882a593Smuzhiyun 	struct clk_init_data init;
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static const struct clk_ops bm1880_pll_ops;
141*4882a593Smuzhiyun static const struct clk_ops bm1880_clk_div_ops;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define GATE_DIV(_id, _name, _parent, _gate_reg, _gate_shift, _div_reg,	\
144*4882a593Smuzhiyun 			_div_shift, _div_width, _div_initval, _table,	\
145*4882a593Smuzhiyun 			_flags) {					\
146*4882a593Smuzhiyun 		.id = _id,						\
147*4882a593Smuzhiyun 		.parent = _parent,					\
148*4882a593Smuzhiyun 		.name = _name,						\
149*4882a593Smuzhiyun 		.gate_reg = _gate_reg,					\
150*4882a593Smuzhiyun 		.gate_shift = _gate_shift,				\
151*4882a593Smuzhiyun 		.div_reg = _div_reg,					\
152*4882a593Smuzhiyun 		.div_shift = _div_shift,				\
153*4882a593Smuzhiyun 		.div_width = _div_width,				\
154*4882a593Smuzhiyun 		.div_initval = _div_initval,				\
155*4882a593Smuzhiyun 		.table = _table,					\
156*4882a593Smuzhiyun 		.mux_shift = -1,					\
157*4882a593Smuzhiyun 		.flags = _flags,					\
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define GATE_MUX(_id, _name, _parents, _gate_reg, _gate_shift,		\
161*4882a593Smuzhiyun 			_mux_reg, _mux_shift, _flags) {			\
162*4882a593Smuzhiyun 		.id = _id,						\
163*4882a593Smuzhiyun 		.parents = _parents,					\
164*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(_parents),			\
165*4882a593Smuzhiyun 		.name = _name,						\
166*4882a593Smuzhiyun 		.gate_reg = _gate_reg,					\
167*4882a593Smuzhiyun 		.gate_shift = _gate_shift,				\
168*4882a593Smuzhiyun 		.div_shift = -1,					\
169*4882a593Smuzhiyun 		.mux_reg = _mux_reg,					\
170*4882a593Smuzhiyun 		.mux_shift = _mux_shift,				\
171*4882a593Smuzhiyun 		.flags = _flags,					\
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define CLK_PLL(_id, _name, _parent, _reg, _flags) {			\
175*4882a593Smuzhiyun 		.pll.id = _id,						\
176*4882a593Smuzhiyun 		.pll.name = _name,					\
177*4882a593Smuzhiyun 		.pll.reg = _reg,					\
178*4882a593Smuzhiyun 		.hw.init = CLK_HW_INIT_PARENTS_DATA(_name, _parent,	\
179*4882a593Smuzhiyun 						    &bm1880_pll_ops,	\
180*4882a593Smuzhiyun 						    _flags),		\
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define CLK_DIV(_id, _name, _parent, _reg, _shift, _width, _initval,	\
184*4882a593Smuzhiyun 				_table,	_flags) {			\
185*4882a593Smuzhiyun 		.div.id = _id,						\
186*4882a593Smuzhiyun 		.div.name = _name,					\
187*4882a593Smuzhiyun 		.div.reg = _reg,					\
188*4882a593Smuzhiyun 		.div.shift = _shift,					\
189*4882a593Smuzhiyun 		.div.width = _width,					\
190*4882a593Smuzhiyun 		.div.initval = _initval,				\
191*4882a593Smuzhiyun 		.div.table = _table,					\
192*4882a593Smuzhiyun 		.hw.init = CLK_HW_INIT_HW(_name, _parent,		\
193*4882a593Smuzhiyun 					  &bm1880_clk_div_ops,		\
194*4882a593Smuzhiyun 					  _flags),			\
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static struct clk_parent_data bm1880_pll_parent[] = {
198*4882a593Smuzhiyun 	{ .fw_name = "osc", .name = "osc" },
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun  * All PLL clocks are marked as CRITICAL, hence they are very crucial
203*4882a593Smuzhiyun  * for the functioning of the SoC
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun static struct bm1880_pll_hw_clock bm1880_pll_clks[] = {
206*4882a593Smuzhiyun 	CLK_PLL(BM1880_CLK_MPLL, "clk_mpll", bm1880_pll_parent,
207*4882a593Smuzhiyun 		BM1880_CLK_MPLL_CTL, 0),
208*4882a593Smuzhiyun 	CLK_PLL(BM1880_CLK_SPLL, "clk_spll", bm1880_pll_parent,
209*4882a593Smuzhiyun 		BM1880_CLK_SPLL_CTL, 0),
210*4882a593Smuzhiyun 	CLK_PLL(BM1880_CLK_FPLL, "clk_fpll", bm1880_pll_parent,
211*4882a593Smuzhiyun 		BM1880_CLK_FPLL_CTL, 0),
212*4882a593Smuzhiyun 	CLK_PLL(BM1880_CLK_DDRPLL, "clk_ddrpll", bm1880_pll_parent,
213*4882a593Smuzhiyun 		BM1880_CLK_DDRPLL_CTL, 0),
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun  * Clocks marked as CRITICAL are needed for the proper functioning
218*4882a593Smuzhiyun  * of the SoC.
219*4882a593Smuzhiyun  */
220*4882a593Smuzhiyun static const struct bm1880_gate_clock bm1880_gate_clks[] = {
221*4882a593Smuzhiyun 	{ BM1880_CLK_AHB_ROM, "clk_ahb_rom", "clk_mux_axi6",
222*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 2, 0 },
223*4882a593Smuzhiyun 	{ BM1880_CLK_AXI_SRAM, "clk_axi_sram", "clk_axi1",
224*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 3, 0 },
225*4882a593Smuzhiyun 	/*
226*4882a593Smuzhiyun 	 * Since this clock is sourcing the DDR memory, let's mark it as
227*4882a593Smuzhiyun 	 * critical to avoid gating.
228*4882a593Smuzhiyun 	 */
229*4882a593Smuzhiyun 	{ BM1880_CLK_DDR_AXI, "clk_ddr_axi", "clk_mux_axi6",
230*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 4, CLK_IS_CRITICAL },
231*4882a593Smuzhiyun 	{ BM1880_CLK_APB_EFUSE, "clk_apb_efuse", "clk_mux_axi6",
232*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 6, 0 },
233*4882a593Smuzhiyun 	{ BM1880_CLK_AXI5_EMMC, "clk_axi5_emmc", "clk_axi5",
234*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 7, 0 },
235*4882a593Smuzhiyun 	{ BM1880_CLK_AXI5_SD, "clk_axi5_sd", "clk_axi5",
236*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 10, 0 },
237*4882a593Smuzhiyun 	{ BM1880_CLK_AXI4_ETH0, "clk_axi4_eth0", "clk_axi4",
238*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 14, 0 },
239*4882a593Smuzhiyun 	{ BM1880_CLK_AXI4_ETH1, "clk_axi4_eth1", "clk_axi4",
240*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 16, 0 },
241*4882a593Smuzhiyun 	{ BM1880_CLK_AXI1_GDMA, "clk_axi1_gdma", "clk_axi1",
242*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 17, 0 },
243*4882a593Smuzhiyun 	/* Don't gate GPIO clocks as it is not owned by the GPIO driver */
244*4882a593Smuzhiyun 	{ BM1880_CLK_APB_GPIO, "clk_apb_gpio", "clk_mux_axi6",
245*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 18, CLK_IGNORE_UNUSED },
246*4882a593Smuzhiyun 	{ BM1880_CLK_APB_GPIO_INTR, "clk_apb_gpio_intr", "clk_mux_axi6",
247*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 19, CLK_IGNORE_UNUSED },
248*4882a593Smuzhiyun 	{ BM1880_CLK_AXI1_MINER, "clk_axi1_miner", "clk_axi1",
249*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 21, 0 },
250*4882a593Smuzhiyun 	{ BM1880_CLK_AHB_SF, "clk_ahb_sf", "clk_mux_axi6",
251*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 22, 0 },
252*4882a593Smuzhiyun 	/*
253*4882a593Smuzhiyun 	 * Not sure which module this clock is sourcing but gating this clock
254*4882a593Smuzhiyun 	 * prevents the system from booting. So, let's mark it as critical.
255*4882a593Smuzhiyun 	 */
256*4882a593Smuzhiyun 	{ BM1880_CLK_SDMA_AXI, "clk_sdma_axi", "clk_axi5",
257*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 23, CLK_IS_CRITICAL },
258*4882a593Smuzhiyun 	{ BM1880_CLK_APB_I2C, "clk_apb_i2c", "clk_mux_axi6",
259*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 25, 0 },
260*4882a593Smuzhiyun 	{ BM1880_CLK_APB_WDT, "clk_apb_wdt", "clk_mux_axi6",
261*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 26, 0 },
262*4882a593Smuzhiyun 	{ BM1880_CLK_APB_JPEG, "clk_apb_jpeg", "clk_axi6",
263*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 27, 0 },
264*4882a593Smuzhiyun 	{ BM1880_CLK_AXI5_NF, "clk_axi5_nf", "clk_axi5",
265*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 29, 0 },
266*4882a593Smuzhiyun 	{ BM1880_CLK_APB_NF, "clk_apb_nf", "clk_axi6",
267*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE0, 30, 0 },
268*4882a593Smuzhiyun 	{ BM1880_CLK_APB_PWM, "clk_apb_pwm", "clk_mux_axi6",
269*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE1, 0, 0 },
270*4882a593Smuzhiyun 	{ BM1880_CLK_RV, "clk_rv", "clk_mux_rv",
271*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE1, 1, 0 },
272*4882a593Smuzhiyun 	{ BM1880_CLK_APB_SPI, "clk_apb_spi", "clk_mux_axi6",
273*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE1, 2, 0 },
274*4882a593Smuzhiyun 	{ BM1880_CLK_UART_500M, "clk_uart_500m", "clk_div_uart_500m",
275*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE1, 4, 0 },
276*4882a593Smuzhiyun 	{ BM1880_CLK_APB_UART, "clk_apb_uart", "clk_axi6",
277*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE1, 5, 0 },
278*4882a593Smuzhiyun 	{ BM1880_CLK_APB_I2S, "clk_apb_i2s", "clk_axi6",
279*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE1, 6, 0 },
280*4882a593Smuzhiyun 	{ BM1880_CLK_AXI4_USB, "clk_axi4_usb", "clk_axi4",
281*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE1, 7, 0 },
282*4882a593Smuzhiyun 	{ BM1880_CLK_APB_USB, "clk_apb_usb", "clk_axi6",
283*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE1, 8, 0 },
284*4882a593Smuzhiyun 	{ BM1880_CLK_12M_USB, "clk_12m_usb", "clk_div_12m_usb",
285*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE1, 11, 0 },
286*4882a593Smuzhiyun 	{ BM1880_CLK_APB_VIDEO, "clk_apb_video", "clk_axi6",
287*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE1, 12, 0 },
288*4882a593Smuzhiyun 	{ BM1880_CLK_APB_VPP, "clk_apb_vpp", "clk_axi6",
289*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE1, 15, 0 },
290*4882a593Smuzhiyun 	{ BM1880_CLK_AXI6, "clk_axi6", "clk_mux_axi6",
291*4882a593Smuzhiyun 	  BM1880_CLK_ENABLE1, 21, 0 },
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static const char * const clk_a53_parents[] = { "clk_spll", "clk_mpll" };
295*4882a593Smuzhiyun static const char * const clk_rv_parents[] = { "clk_div_1_rv", "clk_div_0_rv" };
296*4882a593Smuzhiyun static const char * const clk_axi1_parents[] = { "clk_div_1_axi1", "clk_div_0_axi1" };
297*4882a593Smuzhiyun static const char * const clk_axi6_parents[] = { "clk_div_1_axi6", "clk_div_0_axi6" };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static const struct bm1880_mux_clock bm1880_mux_clks[] = {
300*4882a593Smuzhiyun 	{ BM1880_CLK_MUX_RV, "clk_mux_rv", clk_rv_parents, 2,
301*4882a593Smuzhiyun 	  BM1880_CLK_SELECT, 1, 0 },
302*4882a593Smuzhiyun 	{ BM1880_CLK_MUX_AXI6, "clk_mux_axi6", clk_axi6_parents, 2,
303*4882a593Smuzhiyun 	  BM1880_CLK_SELECT, 3, 0 },
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static const struct clk_div_table bm1880_div_table_0[] = {
307*4882a593Smuzhiyun 	{ 0, 1 }, { 1, 2 }, { 2, 3 }, { 3, 4 },
308*4882a593Smuzhiyun 	{ 4, 5 }, { 5, 6 }, { 6, 7 }, { 7, 8 },
309*4882a593Smuzhiyun 	{ 8, 9 }, { 9, 10 }, { 10, 11 }, { 11, 12 },
310*4882a593Smuzhiyun 	{ 12, 13 }, { 13, 14 }, { 14, 15 }, { 15, 16 },
311*4882a593Smuzhiyun 	{ 16, 17 }, { 17, 18 }, { 18, 19 }, { 19, 20 },
312*4882a593Smuzhiyun 	{ 20, 21 }, { 21, 22 }, { 22, 23 }, { 23, 24 },
313*4882a593Smuzhiyun 	{ 24, 25 }, { 25, 26 }, { 26, 27 }, { 27, 28 },
314*4882a593Smuzhiyun 	{ 28, 29 }, { 29, 30 }, { 30, 31 }, { 31, 32 },
315*4882a593Smuzhiyun 	{ 0, 0 }
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static const struct clk_div_table bm1880_div_table_1[] = {
319*4882a593Smuzhiyun 	{ 0, 1 }, { 1, 2 }, { 2, 3 }, { 3, 4 },
320*4882a593Smuzhiyun 	{ 4, 5 }, { 5, 6 }, { 6, 7 }, { 7, 8 },
321*4882a593Smuzhiyun 	{ 8, 9 }, { 9, 10 }, { 10, 11 }, { 11, 12 },
322*4882a593Smuzhiyun 	{ 12, 13 }, { 13, 14 }, { 14, 15 }, { 15, 16 },
323*4882a593Smuzhiyun 	{ 16, 17 }, { 17, 18 }, { 18, 19 }, { 19, 20 },
324*4882a593Smuzhiyun 	{ 20, 21 }, { 21, 22 }, { 22, 23 }, { 23, 24 },
325*4882a593Smuzhiyun 	{ 24, 25 }, { 25, 26 }, { 26, 27 }, { 27, 28 },
326*4882a593Smuzhiyun 	{ 28, 29 }, { 29, 30 }, { 30, 31 }, { 31, 32 },
327*4882a593Smuzhiyun 	{ 127, 128 }, { 0, 0 }
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static const struct clk_div_table bm1880_div_table_2[] = {
331*4882a593Smuzhiyun 	{ 0, 1 }, { 1, 2 }, { 2, 3 }, { 3, 4 },
332*4882a593Smuzhiyun 	{ 4, 5 }, { 5, 6 }, { 6, 7 }, { 7, 8 },
333*4882a593Smuzhiyun 	{ 8, 9 }, { 9, 10 }, { 10, 11 }, { 11, 12 },
334*4882a593Smuzhiyun 	{ 12, 13 }, { 13, 14 }, { 14, 15 }, { 15, 16 },
335*4882a593Smuzhiyun 	{ 16, 17 }, { 17, 18 }, { 18, 19 }, { 19, 20 },
336*4882a593Smuzhiyun 	{ 20, 21 }, { 21, 22 }, { 22, 23 }, { 23, 24 },
337*4882a593Smuzhiyun 	{ 24, 25 }, { 25, 26 }, { 26, 27 }, { 27, 28 },
338*4882a593Smuzhiyun 	{ 28, 29 }, { 29, 30 }, { 30, 31 }, { 31, 32 },
339*4882a593Smuzhiyun 	{ 127, 128 }, { 255, 256 }, { 0, 0 }
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static const struct clk_div_table bm1880_div_table_3[] = {
343*4882a593Smuzhiyun 	{ 0, 1 }, { 1, 2 }, { 2, 3 }, { 3, 4 },
344*4882a593Smuzhiyun 	{ 4, 5 }, { 5, 6 }, { 6, 7 }, { 7, 8 },
345*4882a593Smuzhiyun 	{ 8, 9 }, { 9, 10 }, { 10, 11 }, { 11, 12 },
346*4882a593Smuzhiyun 	{ 12, 13 }, { 13, 14 }, { 14, 15 }, { 15, 16 },
347*4882a593Smuzhiyun 	{ 16, 17 }, { 17, 18 }, { 18, 19 }, { 19, 20 },
348*4882a593Smuzhiyun 	{ 20, 21 }, { 21, 22 }, { 22, 23 }, { 23, 24 },
349*4882a593Smuzhiyun 	{ 24, 25 }, { 25, 26 }, { 26, 27 }, { 27, 28 },
350*4882a593Smuzhiyun 	{ 28, 29 }, { 29, 30 }, { 30, 31 }, { 31, 32 },
351*4882a593Smuzhiyun 	{ 127, 128 }, { 255, 256 }, { 511, 512 }, { 0, 0 }
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const struct clk_div_table bm1880_div_table_4[] = {
355*4882a593Smuzhiyun 	{ 0, 1 }, { 1, 2 }, { 2, 3 }, { 3, 4 },
356*4882a593Smuzhiyun 	{ 4, 5 }, { 5, 6 }, { 6, 7 }, { 7, 8 },
357*4882a593Smuzhiyun 	{ 8, 9 }, { 9, 10 }, { 10, 11 }, { 11, 12 },
358*4882a593Smuzhiyun 	{ 12, 13 }, { 13, 14 }, { 14, 15 }, { 15, 16 },
359*4882a593Smuzhiyun 	{ 16, 17 }, { 17, 18 }, { 18, 19 }, { 19, 20 },
360*4882a593Smuzhiyun 	{ 20, 21 }, { 21, 22 }, { 22, 23 }, { 23, 24 },
361*4882a593Smuzhiyun 	{ 24, 25 }, { 25, 26 }, { 26, 27 }, { 27, 28 },
362*4882a593Smuzhiyun 	{ 28, 29 }, { 29, 30 }, { 30, 31 }, { 31, 32 },
363*4882a593Smuzhiyun 	{ 127, 128 }, { 255, 256 }, { 511, 512 }, { 65535, 65536 },
364*4882a593Smuzhiyun 	{ 0, 0 }
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun  * Clocks marked as CRITICAL are needed for the proper functioning
369*4882a593Smuzhiyun  * of the SoC.
370*4882a593Smuzhiyun  */
371*4882a593Smuzhiyun static struct bm1880_div_hw_clock bm1880_div_clks[] = {
372*4882a593Smuzhiyun 	CLK_DIV(BM1880_CLK_DIV_0_RV, "clk_div_0_rv", &bm1880_pll_clks[1].hw,
373*4882a593Smuzhiyun 		BM1880_CLK_DIV12, 16, 5, 1, bm1880_div_table_0, 0),
374*4882a593Smuzhiyun 	CLK_DIV(BM1880_CLK_DIV_1_RV, "clk_div_1_rv", &bm1880_pll_clks[2].hw,
375*4882a593Smuzhiyun 		BM1880_CLK_DIV13, 16, 5, 1, bm1880_div_table_0, 0),
376*4882a593Smuzhiyun 	CLK_DIV(BM1880_CLK_DIV_UART_500M, "clk_div_uart_500m", &bm1880_pll_clks[2].hw,
377*4882a593Smuzhiyun 		BM1880_CLK_DIV15, 16, 7, 3, bm1880_div_table_1, 0),
378*4882a593Smuzhiyun 	CLK_DIV(BM1880_CLK_DIV_0_AXI1, "clk_div_0_axi1", &bm1880_pll_clks[0].hw,
379*4882a593Smuzhiyun 		BM1880_CLK_DIV21, 16, 5, 2, bm1880_div_table_0,
380*4882a593Smuzhiyun 		0),
381*4882a593Smuzhiyun 	CLK_DIV(BM1880_CLK_DIV_1_AXI1, "clk_div_1_axi1", &bm1880_pll_clks[2].hw,
382*4882a593Smuzhiyun 		BM1880_CLK_DIV22, 16, 5, 3, bm1880_div_table_0,
383*4882a593Smuzhiyun 		0),
384*4882a593Smuzhiyun 	CLK_DIV(BM1880_CLK_DIV_0_AXI6, "clk_div_0_axi6", &bm1880_pll_clks[2].hw,
385*4882a593Smuzhiyun 		BM1880_CLK_DIV27, 16, 5, 15, bm1880_div_table_0,
386*4882a593Smuzhiyun 		0),
387*4882a593Smuzhiyun 	CLK_DIV(BM1880_CLK_DIV_1_AXI6, "clk_div_1_axi6", &bm1880_pll_clks[0].hw,
388*4882a593Smuzhiyun 		BM1880_CLK_DIV28, 16, 5, 11, bm1880_div_table_0,
389*4882a593Smuzhiyun 		0),
390*4882a593Smuzhiyun 	CLK_DIV(BM1880_CLK_DIV_12M_USB, "clk_div_12m_usb", &bm1880_pll_clks[2].hw,
391*4882a593Smuzhiyun 		BM1880_CLK_DIV18, 16, 7, 125, bm1880_div_table_1, 0),
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun /*
395*4882a593Smuzhiyun  * Clocks marked as CRITICAL are all needed for the proper functioning
396*4882a593Smuzhiyun  * of the SoC.
397*4882a593Smuzhiyun  */
398*4882a593Smuzhiyun static struct bm1880_composite_clock bm1880_composite_clks[] = {
399*4882a593Smuzhiyun 	/*
400*4882a593Smuzhiyun 	 * Since clk_a53 and clk_50m_a53 clocks are sourcing the CPU core,
401*4882a593Smuzhiyun 	 * let's mark them as critical to avoid gating.
402*4882a593Smuzhiyun 	 */
403*4882a593Smuzhiyun 	GATE_MUX(BM1880_CLK_A53, "clk_a53", clk_a53_parents,
404*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 0, BM1880_CLK_SELECT, 0,
405*4882a593Smuzhiyun 		 CLK_IS_CRITICAL),
406*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_50M_A53, "clk_50m_a53", "clk_fpll",
407*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 1, BM1880_CLK_DIV0, 16, 5, 30,
408*4882a593Smuzhiyun 		 bm1880_div_table_0, CLK_IS_CRITICAL),
409*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_EFUSE, "clk_efuse", "clk_fpll",
410*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 5, BM1880_CLK_DIV1, 16, 7, 60,
411*4882a593Smuzhiyun 		 bm1880_div_table_1, 0),
412*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_EMMC, "clk_emmc", "clk_fpll",
413*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 8, BM1880_CLK_DIV2, 16, 5, 15,
414*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
415*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_100K_EMMC, "clk_100k_emmc", "clk_div_12m_usb",
416*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 9, BM1880_CLK_DIV3, 16, 8, 120,
417*4882a593Smuzhiyun 		 bm1880_div_table_2, 0),
418*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_SD, "clk_sd", "clk_fpll",
419*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 11, BM1880_CLK_DIV4, 16, 5, 15,
420*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
421*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_100K_SD, "clk_100k_sd", "clk_div_12m_usb",
422*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 12, BM1880_CLK_DIV5, 16, 8, 120,
423*4882a593Smuzhiyun 		 bm1880_div_table_2, 0),
424*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_500M_ETH0, "clk_500m_eth0", "clk_fpll",
425*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 13, BM1880_CLK_DIV6, 16, 5, 3,
426*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
427*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_500M_ETH1, "clk_500m_eth1", "clk_fpll",
428*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 15, BM1880_CLK_DIV7, 16, 5, 3,
429*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
430*4882a593Smuzhiyun 	/* Don't gate GPIO clocks as it is not owned by the GPIO driver */
431*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_GPIO_DB, "clk_gpio_db", "clk_div_12m_usb",
432*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 20, BM1880_CLK_DIV8, 16, 16, 120,
433*4882a593Smuzhiyun 		 bm1880_div_table_4, CLK_IGNORE_UNUSED),
434*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_SDMA_AUD, "clk_sdma_aud", "clk_fpll",
435*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 24, BM1880_CLK_DIV9, 16, 7, 61,
436*4882a593Smuzhiyun 		 bm1880_div_table_1, 0),
437*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_JPEG_AXI, "clk_jpeg_axi", "clk_fpll",
438*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 28, BM1880_CLK_DIV10, 16, 5, 4,
439*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
440*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_NF, "clk_nf", "clk_fpll",
441*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE0, 31, BM1880_CLK_DIV11, 16, 5, 30,
442*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
443*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_TPU_AXI, "clk_tpu_axi", "clk_spll",
444*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE1, 3, BM1880_CLK_DIV14, 16, 5, 1,
445*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
446*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_125M_USB, "clk_125m_usb", "clk_fpll",
447*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE1, 9, BM1880_CLK_DIV16, 16, 5, 12,
448*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
449*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_33K_USB, "clk_33k_usb", "clk_div_12m_usb",
450*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE1, 10, BM1880_CLK_DIV17, 16, 9, 363,
451*4882a593Smuzhiyun 		 bm1880_div_table_3, 0),
452*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_VIDEO_AXI, "clk_video_axi", "clk_fpll",
453*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE1, 13, BM1880_CLK_DIV19, 16, 5, 4,
454*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
455*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_VPP_AXI, "clk_vpp_axi", "clk_fpll",
456*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE1, 14, BM1880_CLK_DIV20, 16, 5, 4,
457*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
458*4882a593Smuzhiyun 	GATE_MUX(BM1880_CLK_AXI1, "clk_axi1", clk_axi1_parents,
459*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE1, 15, BM1880_CLK_SELECT, 2, 0),
460*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_AXI2, "clk_axi2", "clk_fpll",
461*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE1, 17, BM1880_CLK_DIV23, 16, 5, 3,
462*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
463*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_AXI3, "clk_axi3", "clk_mux_rv",
464*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE1, 18, BM1880_CLK_DIV24, 16, 5, 2,
465*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
466*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_AXI4, "clk_axi4", "clk_fpll",
467*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE1, 19, BM1880_CLK_DIV25, 16, 5, 6,
468*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
469*4882a593Smuzhiyun 	GATE_DIV(BM1880_CLK_AXI5, "clk_axi5", "clk_fpll",
470*4882a593Smuzhiyun 		 BM1880_CLK_ENABLE1, 20, BM1880_CLK_DIV26, 16, 5, 15,
471*4882a593Smuzhiyun 		 bm1880_div_table_0, 0),
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun 
bm1880_pll_rate_calc(u32 regval,unsigned long parent_rate)474*4882a593Smuzhiyun static unsigned long bm1880_pll_rate_calc(u32 regval, unsigned long parent_rate)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	u64 numerator;
477*4882a593Smuzhiyun 	u32 fbdiv, refdiv;
478*4882a593Smuzhiyun 	u32 postdiv1, postdiv2, denominator;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	fbdiv = (regval >> 16) & 0xfff;
481*4882a593Smuzhiyun 	refdiv = regval & 0x1f;
482*4882a593Smuzhiyun 	postdiv1 = (regval >> 8) & 0x7;
483*4882a593Smuzhiyun 	postdiv2 = (regval >> 12) & 0x7;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	numerator = parent_rate * fbdiv;
486*4882a593Smuzhiyun 	denominator = refdiv * postdiv1 * postdiv2;
487*4882a593Smuzhiyun 	do_div(numerator, denominator);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	return (unsigned long)numerator;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
bm1880_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)492*4882a593Smuzhiyun static unsigned long bm1880_pll_recalc_rate(struct clk_hw *hw,
493*4882a593Smuzhiyun 					    unsigned long parent_rate)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	struct bm1880_pll_hw_clock *pll_hw = to_bm1880_pll_clk(hw);
496*4882a593Smuzhiyun 	unsigned long rate;
497*4882a593Smuzhiyun 	u32 regval;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	regval = readl(pll_hw->base + pll_hw->pll.reg);
500*4882a593Smuzhiyun 	rate = bm1880_pll_rate_calc(regval, parent_rate);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	return rate;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun static const struct clk_ops bm1880_pll_ops = {
506*4882a593Smuzhiyun 	.recalc_rate	= bm1880_pll_recalc_rate,
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
bm1880_clk_register_pll(struct bm1880_pll_hw_clock * pll_clk,void __iomem * sys_base)509*4882a593Smuzhiyun static struct clk_hw *bm1880_clk_register_pll(struct bm1880_pll_hw_clock *pll_clk,
510*4882a593Smuzhiyun 					      void __iomem *sys_base)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct clk_hw *hw;
513*4882a593Smuzhiyun 	int err;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	pll_clk->base = sys_base;
516*4882a593Smuzhiyun 	hw = &pll_clk->hw;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	err = clk_hw_register(NULL, hw);
519*4882a593Smuzhiyun 	if (err)
520*4882a593Smuzhiyun 		return ERR_PTR(err);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	return hw;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
bm1880_clk_register_plls(struct bm1880_pll_hw_clock * clks,int num_clks,struct bm1880_clock_data * data)525*4882a593Smuzhiyun static int bm1880_clk_register_plls(struct bm1880_pll_hw_clock *clks,
526*4882a593Smuzhiyun 				    int num_clks,
527*4882a593Smuzhiyun 				    struct bm1880_clock_data *data)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct clk_hw *hw;
530*4882a593Smuzhiyun 	void __iomem *pll_base = data->pll_base;
531*4882a593Smuzhiyun 	int i;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	for (i = 0; i < num_clks; i++) {
534*4882a593Smuzhiyun 		struct bm1880_pll_hw_clock *bm1880_clk = &clks[i];
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		hw = bm1880_clk_register_pll(bm1880_clk, pll_base);
537*4882a593Smuzhiyun 		if (IS_ERR(hw)) {
538*4882a593Smuzhiyun 			pr_err("%s: failed to register clock %s\n",
539*4882a593Smuzhiyun 			       __func__, bm1880_clk->pll.name);
540*4882a593Smuzhiyun 			goto err_clk;
541*4882a593Smuzhiyun 		}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 		data->hw_data.hws[clks[i].pll.id] = hw;
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	return 0;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun err_clk:
549*4882a593Smuzhiyun 	while (i--)
550*4882a593Smuzhiyun 		clk_hw_unregister(data->hw_data.hws[clks[i].pll.id]);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	return PTR_ERR(hw);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
bm1880_clk_register_mux(const struct bm1880_mux_clock * clks,int num_clks,struct bm1880_clock_data * data)555*4882a593Smuzhiyun static int bm1880_clk_register_mux(const struct bm1880_mux_clock *clks,
556*4882a593Smuzhiyun 				   int num_clks,
557*4882a593Smuzhiyun 				   struct bm1880_clock_data *data)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	struct clk_hw *hw;
560*4882a593Smuzhiyun 	void __iomem *sys_base = data->sys_base;
561*4882a593Smuzhiyun 	int i;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	for (i = 0; i < num_clks; i++) {
564*4882a593Smuzhiyun 		hw = clk_hw_register_mux(NULL, clks[i].name,
565*4882a593Smuzhiyun 					 clks[i].parents,
566*4882a593Smuzhiyun 					 clks[i].num_parents,
567*4882a593Smuzhiyun 					 clks[i].flags,
568*4882a593Smuzhiyun 					 sys_base + clks[i].reg,
569*4882a593Smuzhiyun 					 clks[i].shift, 1, 0,
570*4882a593Smuzhiyun 					 &bm1880_clk_lock);
571*4882a593Smuzhiyun 		if (IS_ERR(hw)) {
572*4882a593Smuzhiyun 			pr_err("%s: failed to register clock %s\n",
573*4882a593Smuzhiyun 			       __func__, clks[i].name);
574*4882a593Smuzhiyun 			goto err_clk;
575*4882a593Smuzhiyun 		}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 		data->hw_data.hws[clks[i].id] = hw;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	return 0;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun err_clk:
583*4882a593Smuzhiyun 	while (i--)
584*4882a593Smuzhiyun 		clk_hw_unregister_mux(data->hw_data.hws[clks[i].id]);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	return PTR_ERR(hw);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
bm1880_clk_div_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)589*4882a593Smuzhiyun static unsigned long bm1880_clk_div_recalc_rate(struct clk_hw *hw,
590*4882a593Smuzhiyun 						unsigned long parent_rate)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	struct bm1880_div_hw_clock *div_hw = to_bm1880_div_clk(hw);
593*4882a593Smuzhiyun 	struct bm1880_div_clock *div = &div_hw->div;
594*4882a593Smuzhiyun 	void __iomem *reg_addr = div_hw->base + div->reg;
595*4882a593Smuzhiyun 	unsigned int val;
596*4882a593Smuzhiyun 	unsigned long rate;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (!(readl(reg_addr) & BIT(3))) {
599*4882a593Smuzhiyun 		val = div->initval;
600*4882a593Smuzhiyun 	} else {
601*4882a593Smuzhiyun 		val = readl(reg_addr) >> div->shift;
602*4882a593Smuzhiyun 		val &= clk_div_mask(div->width);
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	rate = divider_recalc_rate(hw, parent_rate, val, div->table,
606*4882a593Smuzhiyun 				   div->flags, div->width);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	return rate;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
bm1880_clk_div_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)611*4882a593Smuzhiyun static long bm1880_clk_div_round_rate(struct clk_hw *hw, unsigned long rate,
612*4882a593Smuzhiyun 				      unsigned long *prate)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	struct bm1880_div_hw_clock *div_hw = to_bm1880_div_clk(hw);
615*4882a593Smuzhiyun 	struct bm1880_div_clock *div = &div_hw->div;
616*4882a593Smuzhiyun 	void __iomem *reg_addr = div_hw->base + div->reg;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	if (div->flags & CLK_DIVIDER_READ_ONLY) {
619*4882a593Smuzhiyun 		u32 val;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 		val = readl(reg_addr) >> div->shift;
622*4882a593Smuzhiyun 		val &= clk_div_mask(div->width);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 		return divider_ro_round_rate(hw, rate, prate, div->table,
625*4882a593Smuzhiyun 					     div->width, div->flags,
626*4882a593Smuzhiyun 					     val);
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	return divider_round_rate(hw, rate, prate, div->table,
630*4882a593Smuzhiyun 				  div->width, div->flags);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
bm1880_clk_div_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)633*4882a593Smuzhiyun static int bm1880_clk_div_set_rate(struct clk_hw *hw, unsigned long rate,
634*4882a593Smuzhiyun 				   unsigned long parent_rate)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	struct bm1880_div_hw_clock *div_hw = to_bm1880_div_clk(hw);
637*4882a593Smuzhiyun 	struct bm1880_div_clock *div = &div_hw->div;
638*4882a593Smuzhiyun 	void __iomem *reg_addr = div_hw->base + div->reg;
639*4882a593Smuzhiyun 	unsigned long flags = 0;
640*4882a593Smuzhiyun 	int value;
641*4882a593Smuzhiyun 	u32 val;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	value = divider_get_val(rate, parent_rate, div->table,
644*4882a593Smuzhiyun 				div->width, div_hw->div.flags);
645*4882a593Smuzhiyun 	if (value < 0)
646*4882a593Smuzhiyun 		return value;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	if (div_hw->lock)
649*4882a593Smuzhiyun 		spin_lock_irqsave(div_hw->lock, flags);
650*4882a593Smuzhiyun 	else
651*4882a593Smuzhiyun 		__acquire(div_hw->lock);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	val = readl(reg_addr);
654*4882a593Smuzhiyun 	val &= ~(clk_div_mask(div->width) << div_hw->div.shift);
655*4882a593Smuzhiyun 	val |= (u32)value << div->shift;
656*4882a593Smuzhiyun 	writel(val, reg_addr);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	if (div_hw->lock)
659*4882a593Smuzhiyun 		spin_unlock_irqrestore(div_hw->lock, flags);
660*4882a593Smuzhiyun 	else
661*4882a593Smuzhiyun 		__release(div_hw->lock);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	return 0;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun static const struct clk_ops bm1880_clk_div_ops = {
667*4882a593Smuzhiyun 	.recalc_rate = bm1880_clk_div_recalc_rate,
668*4882a593Smuzhiyun 	.round_rate = bm1880_clk_div_round_rate,
669*4882a593Smuzhiyun 	.set_rate = bm1880_clk_div_set_rate,
670*4882a593Smuzhiyun };
671*4882a593Smuzhiyun 
bm1880_clk_register_div(struct bm1880_div_hw_clock * div_clk,void __iomem * sys_base)672*4882a593Smuzhiyun static struct clk_hw *bm1880_clk_register_div(struct bm1880_div_hw_clock *div_clk,
673*4882a593Smuzhiyun 					      void __iomem *sys_base)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	struct clk_hw *hw;
676*4882a593Smuzhiyun 	int err;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	div_clk->div.flags = CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO;
679*4882a593Smuzhiyun 	div_clk->base = sys_base;
680*4882a593Smuzhiyun 	div_clk->lock = &bm1880_clk_lock;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	hw = &div_clk->hw;
683*4882a593Smuzhiyun 	err = clk_hw_register(NULL, hw);
684*4882a593Smuzhiyun 	if (err)
685*4882a593Smuzhiyun 		return ERR_PTR(err);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	return hw;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
bm1880_clk_register_divs(struct bm1880_div_hw_clock * clks,int num_clks,struct bm1880_clock_data * data)690*4882a593Smuzhiyun static int bm1880_clk_register_divs(struct bm1880_div_hw_clock *clks,
691*4882a593Smuzhiyun 				    int num_clks,
692*4882a593Smuzhiyun 				    struct bm1880_clock_data *data)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun 	struct clk_hw *hw;
695*4882a593Smuzhiyun 	void __iomem *sys_base = data->sys_base;
696*4882a593Smuzhiyun 	unsigned int i, id;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	for (i = 0; i < num_clks; i++) {
699*4882a593Smuzhiyun 		struct bm1880_div_hw_clock *bm1880_clk = &clks[i];
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 		hw = bm1880_clk_register_div(bm1880_clk, sys_base);
702*4882a593Smuzhiyun 		if (IS_ERR(hw)) {
703*4882a593Smuzhiyun 			pr_err("%s: failed to register clock %s\n",
704*4882a593Smuzhiyun 			       __func__, bm1880_clk->div.name);
705*4882a593Smuzhiyun 			goto err_clk;
706*4882a593Smuzhiyun 		}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 		id = clks[i].div.id;
709*4882a593Smuzhiyun 		data->hw_data.hws[id] = hw;
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	return 0;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun err_clk:
715*4882a593Smuzhiyun 	while (i--)
716*4882a593Smuzhiyun 		clk_hw_unregister(data->hw_data.hws[clks[i].div.id]);
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	return PTR_ERR(hw);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
bm1880_clk_register_gate(const struct bm1880_gate_clock * clks,int num_clks,struct bm1880_clock_data * data)721*4882a593Smuzhiyun static int bm1880_clk_register_gate(const struct bm1880_gate_clock *clks,
722*4882a593Smuzhiyun 				    int num_clks,
723*4882a593Smuzhiyun 				    struct bm1880_clock_data *data)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	struct clk_hw *hw;
726*4882a593Smuzhiyun 	void __iomem *sys_base = data->sys_base;
727*4882a593Smuzhiyun 	int i;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	for (i = 0; i < num_clks; i++) {
730*4882a593Smuzhiyun 		hw = clk_hw_register_gate(NULL, clks[i].name,
731*4882a593Smuzhiyun 					  clks[i].parent,
732*4882a593Smuzhiyun 					  clks[i].flags,
733*4882a593Smuzhiyun 					  sys_base + clks[i].gate_reg,
734*4882a593Smuzhiyun 					  clks[i].gate_shift, 0,
735*4882a593Smuzhiyun 					  &bm1880_clk_lock);
736*4882a593Smuzhiyun 		if (IS_ERR(hw)) {
737*4882a593Smuzhiyun 			pr_err("%s: failed to register clock %s\n",
738*4882a593Smuzhiyun 			       __func__, clks[i].name);
739*4882a593Smuzhiyun 			goto err_clk;
740*4882a593Smuzhiyun 		}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 		data->hw_data.hws[clks[i].id] = hw;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	return 0;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun err_clk:
748*4882a593Smuzhiyun 	while (i--)
749*4882a593Smuzhiyun 		clk_hw_unregister_gate(data->hw_data.hws[clks[i].id]);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	return PTR_ERR(hw);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
bm1880_clk_register_composite(struct bm1880_composite_clock * clks,void __iomem * sys_base)754*4882a593Smuzhiyun static struct clk_hw *bm1880_clk_register_composite(struct bm1880_composite_clock *clks,
755*4882a593Smuzhiyun 						    void __iomem *sys_base)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	struct clk_hw *hw;
758*4882a593Smuzhiyun 	struct clk_mux *mux = NULL;
759*4882a593Smuzhiyun 	struct clk_gate *gate = NULL;
760*4882a593Smuzhiyun 	struct bm1880_div_hw_clock *div_hws = NULL;
761*4882a593Smuzhiyun 	struct clk_hw *mux_hw = NULL, *gate_hw = NULL, *div_hw = NULL;
762*4882a593Smuzhiyun 	const struct clk_ops *mux_ops = NULL, *gate_ops = NULL, *div_ops = NULL;
763*4882a593Smuzhiyun 	const char * const *parent_names;
764*4882a593Smuzhiyun 	const char *parent;
765*4882a593Smuzhiyun 	int num_parents;
766*4882a593Smuzhiyun 	int ret;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	if (clks->mux_shift >= 0) {
769*4882a593Smuzhiyun 		mux = kzalloc(sizeof(*mux), GFP_KERNEL);
770*4882a593Smuzhiyun 		if (!mux)
771*4882a593Smuzhiyun 			return ERR_PTR(-ENOMEM);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 		mux->reg = sys_base + clks->mux_reg;
774*4882a593Smuzhiyun 		mux->mask = 1;
775*4882a593Smuzhiyun 		mux->shift = clks->mux_shift;
776*4882a593Smuzhiyun 		mux_hw = &mux->hw;
777*4882a593Smuzhiyun 		mux_ops = &clk_mux_ops;
778*4882a593Smuzhiyun 		mux->lock = &bm1880_clk_lock;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 		parent_names = clks->parents;
781*4882a593Smuzhiyun 		num_parents = clks->num_parents;
782*4882a593Smuzhiyun 	} else {
783*4882a593Smuzhiyun 		parent = clks->parent;
784*4882a593Smuzhiyun 		parent_names = &parent;
785*4882a593Smuzhiyun 		num_parents = 1;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	if (clks->gate_shift >= 0) {
789*4882a593Smuzhiyun 		gate = kzalloc(sizeof(*gate), GFP_KERNEL);
790*4882a593Smuzhiyun 		if (!gate) {
791*4882a593Smuzhiyun 			ret = -ENOMEM;
792*4882a593Smuzhiyun 			goto err_out;
793*4882a593Smuzhiyun 		}
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 		gate->reg = sys_base + clks->gate_reg;
796*4882a593Smuzhiyun 		gate->bit_idx = clks->gate_shift;
797*4882a593Smuzhiyun 		gate->lock = &bm1880_clk_lock;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		gate_hw = &gate->hw;
800*4882a593Smuzhiyun 		gate_ops = &clk_gate_ops;
801*4882a593Smuzhiyun 	}
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	if (clks->div_shift >= 0) {
804*4882a593Smuzhiyun 		div_hws = kzalloc(sizeof(*div_hws), GFP_KERNEL);
805*4882a593Smuzhiyun 		if (!div_hws) {
806*4882a593Smuzhiyun 			ret = -ENOMEM;
807*4882a593Smuzhiyun 			goto err_out;
808*4882a593Smuzhiyun 		}
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 		div_hws->base = sys_base;
811*4882a593Smuzhiyun 		div_hws->div.reg = clks->div_reg;
812*4882a593Smuzhiyun 		div_hws->div.shift = clks->div_shift;
813*4882a593Smuzhiyun 		div_hws->div.width = clks->div_width;
814*4882a593Smuzhiyun 		div_hws->div.table = clks->table;
815*4882a593Smuzhiyun 		div_hws->div.initval = clks->div_initval;
816*4882a593Smuzhiyun 		div_hws->lock = &bm1880_clk_lock;
817*4882a593Smuzhiyun 		div_hws->div.flags = CLK_DIVIDER_ONE_BASED |
818*4882a593Smuzhiyun 				     CLK_DIVIDER_ALLOW_ZERO;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 		div_hw = &div_hws->hw;
821*4882a593Smuzhiyun 		div_ops = &bm1880_clk_div_ops;
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	hw = clk_hw_register_composite(NULL, clks->name, parent_names,
825*4882a593Smuzhiyun 				       num_parents, mux_hw, mux_ops, div_hw,
826*4882a593Smuzhiyun 				       div_ops, gate_hw, gate_ops,
827*4882a593Smuzhiyun 				       clks->flags);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	if (IS_ERR(hw)) {
830*4882a593Smuzhiyun 		ret = PTR_ERR(hw);
831*4882a593Smuzhiyun 		goto err_out;
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	return hw;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun err_out:
837*4882a593Smuzhiyun 	kfree(div_hws);
838*4882a593Smuzhiyun 	kfree(gate);
839*4882a593Smuzhiyun 	kfree(mux);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	return ERR_PTR(ret);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
bm1880_clk_register_composites(struct bm1880_composite_clock * clks,int num_clks,struct bm1880_clock_data * data)844*4882a593Smuzhiyun static int bm1880_clk_register_composites(struct bm1880_composite_clock *clks,
845*4882a593Smuzhiyun 					  int num_clks,
846*4882a593Smuzhiyun 					  struct bm1880_clock_data *data)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	struct clk_hw *hw;
849*4882a593Smuzhiyun 	void __iomem *sys_base = data->sys_base;
850*4882a593Smuzhiyun 	int i;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	for (i = 0; i < num_clks; i++) {
853*4882a593Smuzhiyun 		struct bm1880_composite_clock *bm1880_clk = &clks[i];
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 		hw = bm1880_clk_register_composite(bm1880_clk, sys_base);
856*4882a593Smuzhiyun 		if (IS_ERR(hw)) {
857*4882a593Smuzhiyun 			pr_err("%s: failed to register clock %s\n",
858*4882a593Smuzhiyun 			       __func__, bm1880_clk->name);
859*4882a593Smuzhiyun 			goto err_clk;
860*4882a593Smuzhiyun 		}
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 		data->hw_data.hws[clks[i].id] = hw;
863*4882a593Smuzhiyun 	}
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	return 0;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun err_clk:
868*4882a593Smuzhiyun 	while (i--)
869*4882a593Smuzhiyun 		clk_hw_unregister_composite(data->hw_data.hws[clks[i].id]);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	return PTR_ERR(hw);
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun 
bm1880_clk_probe(struct platform_device * pdev)874*4882a593Smuzhiyun static int bm1880_clk_probe(struct platform_device *pdev)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun 	struct bm1880_clock_data *clk_data;
877*4882a593Smuzhiyun 	void __iomem *pll_base, *sys_base;
878*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
879*4882a593Smuzhiyun 	struct resource *res;
880*4882a593Smuzhiyun 	int num_clks, i;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
883*4882a593Smuzhiyun 	pll_base = devm_ioremap_resource(&pdev->dev, res);
884*4882a593Smuzhiyun 	if (IS_ERR(pll_base))
885*4882a593Smuzhiyun 		return PTR_ERR(pll_base);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
888*4882a593Smuzhiyun 	sys_base = devm_ioremap_resource(&pdev->dev, res);
889*4882a593Smuzhiyun 	if (IS_ERR(sys_base))
890*4882a593Smuzhiyun 		return PTR_ERR(sys_base);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	num_clks = ARRAY_SIZE(bm1880_pll_clks) +
893*4882a593Smuzhiyun 		   ARRAY_SIZE(bm1880_div_clks) +
894*4882a593Smuzhiyun 		   ARRAY_SIZE(bm1880_mux_clks) +
895*4882a593Smuzhiyun 		   ARRAY_SIZE(bm1880_composite_clks) +
896*4882a593Smuzhiyun 		   ARRAY_SIZE(bm1880_gate_clks);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	clk_data = devm_kzalloc(dev, struct_size(clk_data, hw_data.hws,
899*4882a593Smuzhiyun 						 num_clks), GFP_KERNEL);
900*4882a593Smuzhiyun 	if (!clk_data)
901*4882a593Smuzhiyun 		return -ENOMEM;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	clk_data->pll_base = pll_base;
904*4882a593Smuzhiyun 	clk_data->sys_base = sys_base;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	for (i = 0; i < num_clks; i++)
907*4882a593Smuzhiyun 		clk_data->hw_data.hws[i] = ERR_PTR(-ENOENT);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	clk_data->hw_data.num = num_clks;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	bm1880_clk_register_plls(bm1880_pll_clks,
912*4882a593Smuzhiyun 				 ARRAY_SIZE(bm1880_pll_clks),
913*4882a593Smuzhiyun 				 clk_data);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	bm1880_clk_register_divs(bm1880_div_clks,
916*4882a593Smuzhiyun 				 ARRAY_SIZE(bm1880_div_clks),
917*4882a593Smuzhiyun 				 clk_data);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	bm1880_clk_register_mux(bm1880_mux_clks,
920*4882a593Smuzhiyun 				ARRAY_SIZE(bm1880_mux_clks),
921*4882a593Smuzhiyun 				clk_data);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	bm1880_clk_register_composites(bm1880_composite_clks,
924*4882a593Smuzhiyun 				       ARRAY_SIZE(bm1880_composite_clks),
925*4882a593Smuzhiyun 				       clk_data);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	bm1880_clk_register_gate(bm1880_gate_clks,
928*4882a593Smuzhiyun 				 ARRAY_SIZE(bm1880_gate_clks),
929*4882a593Smuzhiyun 				 clk_data);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
932*4882a593Smuzhiyun 				      &clk_data->hw_data);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun static const struct of_device_id bm1880_of_match[] = {
936*4882a593Smuzhiyun 	{ .compatible = "bitmain,bm1880-clk", },
937*4882a593Smuzhiyun 	{}
938*4882a593Smuzhiyun };
939*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bm1880_of_match);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun static struct platform_driver bm1880_clk_driver = {
942*4882a593Smuzhiyun 	.driver = {
943*4882a593Smuzhiyun 		.name = "bm1880-clk",
944*4882a593Smuzhiyun 		.of_match_table = bm1880_of_match,
945*4882a593Smuzhiyun 	},
946*4882a593Smuzhiyun 	.probe = bm1880_clk_probe,
947*4882a593Smuzhiyun };
948*4882a593Smuzhiyun module_platform_driver(bm1880_clk_driver);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun MODULE_AUTHOR("Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>");
951*4882a593Smuzhiyun MODULE_DESCRIPTION("Clock driver for Bitmain BM1880 SoC");
952*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
953