xref: /OK3568_Linux_fs/kernel/drivers/clk/clk-bd718x7.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (C) 2018 ROHM Semiconductors
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/slab.h>
10*4882a593Smuzhiyun #include <linux/mfd/rohm-generic.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/clkdev.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* clk control registers */
16*4882a593Smuzhiyun /* BD70528 */
17*4882a593Smuzhiyun #define BD70528_REG_OUT32K	0x2c
18*4882a593Smuzhiyun /* BD71828 */
19*4882a593Smuzhiyun #define BD71828_REG_OUT32K	0x4B
20*4882a593Smuzhiyun /* BD71837 and BD71847 */
21*4882a593Smuzhiyun #define BD718XX_REG_OUT32K	0x2E
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun  * BD71837, BD71847, BD70528 and BD71828 all use bit [0] to clk output control
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun #define CLK_OUT_EN_MASK		BIT(0)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct bd718xx_clk {
30*4882a593Smuzhiyun 	struct clk_hw hw;
31*4882a593Smuzhiyun 	u8 reg;
32*4882a593Smuzhiyun 	u8 mask;
33*4882a593Smuzhiyun 	struct platform_device *pdev;
34*4882a593Smuzhiyun 	struct rohm_regmap_dev *mfd;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
bd71837_clk_set(struct bd718xx_clk * c,unsigned int status)37*4882a593Smuzhiyun static int bd71837_clk_set(struct bd718xx_clk *c, unsigned int status)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	return regmap_update_bits(c->mfd->regmap, c->reg, c->mask, status);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
bd71837_clk_disable(struct clk_hw * hw)42*4882a593Smuzhiyun static void bd71837_clk_disable(struct clk_hw *hw)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	int rv;
45*4882a593Smuzhiyun 	struct bd718xx_clk *c = container_of(hw, struct bd718xx_clk, hw);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	rv = bd71837_clk_set(c, 0);
48*4882a593Smuzhiyun 	if (rv)
49*4882a593Smuzhiyun 		dev_dbg(&c->pdev->dev, "Failed to disable 32K clk (%d)\n", rv);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
bd71837_clk_enable(struct clk_hw * hw)52*4882a593Smuzhiyun static int bd71837_clk_enable(struct clk_hw *hw)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct bd718xx_clk *c = container_of(hw, struct bd718xx_clk, hw);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return bd71837_clk_set(c, 0xffffffff);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
bd71837_clk_is_enabled(struct clk_hw * hw)59*4882a593Smuzhiyun static int bd71837_clk_is_enabled(struct clk_hw *hw)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	int enabled;
62*4882a593Smuzhiyun 	int rval;
63*4882a593Smuzhiyun 	struct bd718xx_clk *c = container_of(hw, struct bd718xx_clk, hw);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	rval = regmap_read(c->mfd->regmap, c->reg, &enabled);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (rval)
68*4882a593Smuzhiyun 		return rval;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	return enabled & c->mask;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static const struct clk_ops bd71837_clk_ops = {
74*4882a593Smuzhiyun 	.prepare = &bd71837_clk_enable,
75*4882a593Smuzhiyun 	.unprepare = &bd71837_clk_disable,
76*4882a593Smuzhiyun 	.is_prepared = &bd71837_clk_is_enabled,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
bd71837_clk_probe(struct platform_device * pdev)79*4882a593Smuzhiyun static int bd71837_clk_probe(struct platform_device *pdev)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	struct bd718xx_clk *c;
82*4882a593Smuzhiyun 	int rval = -ENOMEM;
83*4882a593Smuzhiyun 	const char *parent_clk;
84*4882a593Smuzhiyun 	struct device *parent = pdev->dev.parent;
85*4882a593Smuzhiyun 	struct rohm_regmap_dev *mfd = dev_get_drvdata(parent);
86*4882a593Smuzhiyun 	struct clk_init_data init = {
87*4882a593Smuzhiyun 		.name = "bd718xx-32k-out",
88*4882a593Smuzhiyun 		.ops = &bd71837_clk_ops,
89*4882a593Smuzhiyun 	};
90*4882a593Smuzhiyun 	enum rohm_chip_type chip = platform_get_device_id(pdev)->driver_data;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	c = devm_kzalloc(&pdev->dev, sizeof(*c), GFP_KERNEL);
93*4882a593Smuzhiyun 	if (!c)
94*4882a593Smuzhiyun 		return -ENOMEM;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	init.num_parents = 1;
97*4882a593Smuzhiyun 	parent_clk = of_clk_get_parent_name(parent->of_node, 0);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	init.parent_names = &parent_clk;
100*4882a593Smuzhiyun 	if (!parent_clk) {
101*4882a593Smuzhiyun 		dev_err(&pdev->dev, "No parent clk found\n");
102*4882a593Smuzhiyun 		return -EINVAL;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 	switch (chip) {
105*4882a593Smuzhiyun 	case ROHM_CHIP_TYPE_BD71837:
106*4882a593Smuzhiyun 	case ROHM_CHIP_TYPE_BD71847:
107*4882a593Smuzhiyun 		c->reg = BD718XX_REG_OUT32K;
108*4882a593Smuzhiyun 		c->mask = CLK_OUT_EN_MASK;
109*4882a593Smuzhiyun 		break;
110*4882a593Smuzhiyun 	case ROHM_CHIP_TYPE_BD71828:
111*4882a593Smuzhiyun 		c->reg = BD71828_REG_OUT32K;
112*4882a593Smuzhiyun 		c->mask = CLK_OUT_EN_MASK;
113*4882a593Smuzhiyun 		break;
114*4882a593Smuzhiyun 	case ROHM_CHIP_TYPE_BD70528:
115*4882a593Smuzhiyun 		c->reg = BD70528_REG_OUT32K;
116*4882a593Smuzhiyun 		c->mask = CLK_OUT_EN_MASK;
117*4882a593Smuzhiyun 		break;
118*4882a593Smuzhiyun 	default:
119*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unknown clk chip\n");
120*4882a593Smuzhiyun 		return -EINVAL;
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun 	c->mfd = mfd;
123*4882a593Smuzhiyun 	c->pdev = pdev;
124*4882a593Smuzhiyun 	c->hw.init = &init;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	of_property_read_string_index(parent->of_node,
127*4882a593Smuzhiyun 				      "clock-output-names", 0, &init.name);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	rval = devm_clk_hw_register(&pdev->dev, &c->hw);
130*4882a593Smuzhiyun 	if (rval) {
131*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register 32K clk");
132*4882a593Smuzhiyun 		return rval;
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 	rval = devm_of_clk_add_hw_provider(&pdev->dev, of_clk_hw_simple_get,
135*4882a593Smuzhiyun 					   &c->hw);
136*4882a593Smuzhiyun 	if (rval)
137*4882a593Smuzhiyun 		dev_err(&pdev->dev, "adding clk provider failed\n");
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return rval;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static const struct platform_device_id bd718x7_clk_id[] = {
143*4882a593Smuzhiyun 	{ "bd71837-clk", ROHM_CHIP_TYPE_BD71837 },
144*4882a593Smuzhiyun 	{ "bd71847-clk", ROHM_CHIP_TYPE_BD71847 },
145*4882a593Smuzhiyun 	{ "bd70528-clk", ROHM_CHIP_TYPE_BD70528 },
146*4882a593Smuzhiyun 	{ "bd71828-clk", ROHM_CHIP_TYPE_BD71828 },
147*4882a593Smuzhiyun 	{ },
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, bd718x7_clk_id);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static struct platform_driver bd71837_clk = {
152*4882a593Smuzhiyun 	.driver = {
153*4882a593Smuzhiyun 		.name = "bd718xx-clk",
154*4882a593Smuzhiyun 	},
155*4882a593Smuzhiyun 	.probe = bd71837_clk_probe,
156*4882a593Smuzhiyun 	.id_table = bd718x7_clk_id,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun module_platform_driver(bd71837_clk);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun MODULE_AUTHOR("Matti Vaittinen <matti.vaittinen@fi.rohmeurope.com>");
162*4882a593Smuzhiyun MODULE_DESCRIPTION("BD71837/BD71847/BD70528 chip clk driver");
163*4882a593Smuzhiyun MODULE_LICENSE("GPL");
164*4882a593Smuzhiyun MODULE_ALIAS("platform:bd718xx-clk");
165