1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * drivers/clk/clk-axm5516.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Provides clock implementations for three different types of clock devices on
6*4882a593Smuzhiyun * the Axxia device: PLL clock, a clock divider and a clock mux.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2014 LSI Corporation
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/clk-provider.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <dt-bindings/clock/lsi,axm5516-clks.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /**
22*4882a593Smuzhiyun * struct axxia_clk - Common struct to all Axxia clocks.
23*4882a593Smuzhiyun * @hw: clk_hw for the common clk framework
24*4882a593Smuzhiyun * @regmap: Regmap for the clock control registers
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun struct axxia_clk {
27*4882a593Smuzhiyun struct clk_hw hw;
28*4882a593Smuzhiyun struct regmap *regmap;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun #define to_axxia_clk(_hw) container_of(_hw, struct axxia_clk, hw)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /**
33*4882a593Smuzhiyun * struct axxia_pllclk - Axxia PLL generated clock.
34*4882a593Smuzhiyun * @aclk: Common struct
35*4882a593Smuzhiyun * @reg: Offset into regmap for PLL control register
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun struct axxia_pllclk {
38*4882a593Smuzhiyun struct axxia_clk aclk;
39*4882a593Smuzhiyun u32 reg;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun #define to_axxia_pllclk(_aclk) container_of(_aclk, struct axxia_pllclk, aclk)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /**
44*4882a593Smuzhiyun * axxia_pllclk_recalc - Calculate the PLL generated clock rate given the
45*4882a593Smuzhiyun * parent clock rate.
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun static unsigned long
axxia_pllclk_recalc(struct clk_hw * hw,unsigned long parent_rate)48*4882a593Smuzhiyun axxia_pllclk_recalc(struct clk_hw *hw, unsigned long parent_rate)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct axxia_clk *aclk = to_axxia_clk(hw);
51*4882a593Smuzhiyun struct axxia_pllclk *pll = to_axxia_pllclk(aclk);
52*4882a593Smuzhiyun unsigned long rate, fbdiv, refdiv, postdiv;
53*4882a593Smuzhiyun u32 control;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun regmap_read(aclk->regmap, pll->reg, &control);
56*4882a593Smuzhiyun postdiv = ((control >> 0) & 0xf) + 1;
57*4882a593Smuzhiyun fbdiv = ((control >> 4) & 0xfff) + 3;
58*4882a593Smuzhiyun refdiv = ((control >> 16) & 0x1f) + 1;
59*4882a593Smuzhiyun rate = (parent_rate / (refdiv * postdiv)) * fbdiv;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun return rate;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const struct clk_ops axxia_pllclk_ops = {
65*4882a593Smuzhiyun .recalc_rate = axxia_pllclk_recalc,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /**
69*4882a593Smuzhiyun * struct axxia_divclk - Axxia clock divider
70*4882a593Smuzhiyun * @aclk: Common struct
71*4882a593Smuzhiyun * @reg: Offset into regmap for PLL control register
72*4882a593Smuzhiyun * @shift: Bit position for divider value
73*4882a593Smuzhiyun * @width: Number of bits in divider value
74*4882a593Smuzhiyun */
75*4882a593Smuzhiyun struct axxia_divclk {
76*4882a593Smuzhiyun struct axxia_clk aclk;
77*4882a593Smuzhiyun u32 reg;
78*4882a593Smuzhiyun u32 shift;
79*4882a593Smuzhiyun u32 width;
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun #define to_axxia_divclk(_aclk) container_of(_aclk, struct axxia_divclk, aclk)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /**
84*4882a593Smuzhiyun * axxia_divclk_recalc_rate - Calculate clock divider output rage
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun static unsigned long
axxia_divclk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)87*4882a593Smuzhiyun axxia_divclk_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct axxia_clk *aclk = to_axxia_clk(hw);
90*4882a593Smuzhiyun struct axxia_divclk *divclk = to_axxia_divclk(aclk);
91*4882a593Smuzhiyun u32 ctrl, div;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun regmap_read(aclk->regmap, divclk->reg, &ctrl);
94*4882a593Smuzhiyun div = 1 + ((ctrl >> divclk->shift) & ((1 << divclk->width)-1));
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return parent_rate / div;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static const struct clk_ops axxia_divclk_ops = {
100*4882a593Smuzhiyun .recalc_rate = axxia_divclk_recalc_rate,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /**
104*4882a593Smuzhiyun * struct axxia_clkmux - Axxia clock mux
105*4882a593Smuzhiyun * @aclk: Common struct
106*4882a593Smuzhiyun * @reg: Offset into regmap for PLL control register
107*4882a593Smuzhiyun * @shift: Bit position for selection value
108*4882a593Smuzhiyun * @width: Number of bits in selection value
109*4882a593Smuzhiyun */
110*4882a593Smuzhiyun struct axxia_clkmux {
111*4882a593Smuzhiyun struct axxia_clk aclk;
112*4882a593Smuzhiyun u32 reg;
113*4882a593Smuzhiyun u32 shift;
114*4882a593Smuzhiyun u32 width;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun #define to_axxia_clkmux(_aclk) container_of(_aclk, struct axxia_clkmux, aclk)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /**
119*4882a593Smuzhiyun * axxia_clkmux_get_parent - Return the index of selected parent clock
120*4882a593Smuzhiyun */
axxia_clkmux_get_parent(struct clk_hw * hw)121*4882a593Smuzhiyun static u8 axxia_clkmux_get_parent(struct clk_hw *hw)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct axxia_clk *aclk = to_axxia_clk(hw);
124*4882a593Smuzhiyun struct axxia_clkmux *mux = to_axxia_clkmux(aclk);
125*4882a593Smuzhiyun u32 ctrl, parent;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun regmap_read(aclk->regmap, mux->reg, &ctrl);
128*4882a593Smuzhiyun parent = (ctrl >> mux->shift) & ((1 << mux->width) - 1);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun return (u8) parent;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static const struct clk_ops axxia_clkmux_ops = {
134*4882a593Smuzhiyun .get_parent = axxia_clkmux_get_parent,
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * PLLs
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static struct axxia_pllclk clk_fab_pll = {
143*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
144*4882a593Smuzhiyun .name = "clk_fab_pll",
145*4882a593Smuzhiyun .parent_names = (const char *[]){
146*4882a593Smuzhiyun "clk_ref0"
147*4882a593Smuzhiyun },
148*4882a593Smuzhiyun .num_parents = 1,
149*4882a593Smuzhiyun .ops = &axxia_pllclk_ops,
150*4882a593Smuzhiyun },
151*4882a593Smuzhiyun .reg = 0x01800,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static struct axxia_pllclk clk_cpu_pll = {
155*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
156*4882a593Smuzhiyun .name = "clk_cpu_pll",
157*4882a593Smuzhiyun .parent_names = (const char *[]){
158*4882a593Smuzhiyun "clk_ref0"
159*4882a593Smuzhiyun },
160*4882a593Smuzhiyun .num_parents = 1,
161*4882a593Smuzhiyun .ops = &axxia_pllclk_ops,
162*4882a593Smuzhiyun },
163*4882a593Smuzhiyun .reg = 0x02000,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static struct axxia_pllclk clk_sys_pll = {
167*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
168*4882a593Smuzhiyun .name = "clk_sys_pll",
169*4882a593Smuzhiyun .parent_names = (const char *[]){
170*4882a593Smuzhiyun "clk_ref0"
171*4882a593Smuzhiyun },
172*4882a593Smuzhiyun .num_parents = 1,
173*4882a593Smuzhiyun .ops = &axxia_pllclk_ops,
174*4882a593Smuzhiyun },
175*4882a593Smuzhiyun .reg = 0x02800,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static struct axxia_pllclk clk_sm0_pll = {
179*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
180*4882a593Smuzhiyun .name = "clk_sm0_pll",
181*4882a593Smuzhiyun .parent_names = (const char *[]){
182*4882a593Smuzhiyun "clk_ref2"
183*4882a593Smuzhiyun },
184*4882a593Smuzhiyun .num_parents = 1,
185*4882a593Smuzhiyun .ops = &axxia_pllclk_ops,
186*4882a593Smuzhiyun },
187*4882a593Smuzhiyun .reg = 0x03000,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static struct axxia_pllclk clk_sm1_pll = {
191*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
192*4882a593Smuzhiyun .name = "clk_sm1_pll",
193*4882a593Smuzhiyun .parent_names = (const char *[]){
194*4882a593Smuzhiyun "clk_ref1"
195*4882a593Smuzhiyun },
196*4882a593Smuzhiyun .num_parents = 1,
197*4882a593Smuzhiyun .ops = &axxia_pllclk_ops,
198*4882a593Smuzhiyun },
199*4882a593Smuzhiyun .reg = 0x03800,
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * Clock dividers
204*4882a593Smuzhiyun */
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static struct axxia_divclk clk_cpu0_div = {
207*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
208*4882a593Smuzhiyun .name = "clk_cpu0_div",
209*4882a593Smuzhiyun .parent_names = (const char *[]){
210*4882a593Smuzhiyun "clk_cpu_pll"
211*4882a593Smuzhiyun },
212*4882a593Smuzhiyun .num_parents = 1,
213*4882a593Smuzhiyun .ops = &axxia_divclk_ops,
214*4882a593Smuzhiyun },
215*4882a593Smuzhiyun .reg = 0x10008,
216*4882a593Smuzhiyun .shift = 0,
217*4882a593Smuzhiyun .width = 4,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static struct axxia_divclk clk_cpu1_div = {
221*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
222*4882a593Smuzhiyun .name = "clk_cpu1_div",
223*4882a593Smuzhiyun .parent_names = (const char *[]){
224*4882a593Smuzhiyun "clk_cpu_pll"
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun .num_parents = 1,
227*4882a593Smuzhiyun .ops = &axxia_divclk_ops,
228*4882a593Smuzhiyun },
229*4882a593Smuzhiyun .reg = 0x10008,
230*4882a593Smuzhiyun .shift = 4,
231*4882a593Smuzhiyun .width = 4,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static struct axxia_divclk clk_cpu2_div = {
235*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
236*4882a593Smuzhiyun .name = "clk_cpu2_div",
237*4882a593Smuzhiyun .parent_names = (const char *[]){
238*4882a593Smuzhiyun "clk_cpu_pll"
239*4882a593Smuzhiyun },
240*4882a593Smuzhiyun .num_parents = 1,
241*4882a593Smuzhiyun .ops = &axxia_divclk_ops,
242*4882a593Smuzhiyun },
243*4882a593Smuzhiyun .reg = 0x10008,
244*4882a593Smuzhiyun .shift = 8,
245*4882a593Smuzhiyun .width = 4,
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static struct axxia_divclk clk_cpu3_div = {
249*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
250*4882a593Smuzhiyun .name = "clk_cpu3_div",
251*4882a593Smuzhiyun .parent_names = (const char *[]){
252*4882a593Smuzhiyun "clk_cpu_pll"
253*4882a593Smuzhiyun },
254*4882a593Smuzhiyun .num_parents = 1,
255*4882a593Smuzhiyun .ops = &axxia_divclk_ops,
256*4882a593Smuzhiyun },
257*4882a593Smuzhiyun .reg = 0x10008,
258*4882a593Smuzhiyun .shift = 12,
259*4882a593Smuzhiyun .width = 4,
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static struct axxia_divclk clk_nrcp_div = {
263*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
264*4882a593Smuzhiyun .name = "clk_nrcp_div",
265*4882a593Smuzhiyun .parent_names = (const char *[]){
266*4882a593Smuzhiyun "clk_sys_pll"
267*4882a593Smuzhiyun },
268*4882a593Smuzhiyun .num_parents = 1,
269*4882a593Smuzhiyun .ops = &axxia_divclk_ops,
270*4882a593Smuzhiyun },
271*4882a593Smuzhiyun .reg = 0x1000c,
272*4882a593Smuzhiyun .shift = 0,
273*4882a593Smuzhiyun .width = 4,
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static struct axxia_divclk clk_sys_div = {
277*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
278*4882a593Smuzhiyun .name = "clk_sys_div",
279*4882a593Smuzhiyun .parent_names = (const char *[]){
280*4882a593Smuzhiyun "clk_sys_pll"
281*4882a593Smuzhiyun },
282*4882a593Smuzhiyun .num_parents = 1,
283*4882a593Smuzhiyun .ops = &axxia_divclk_ops,
284*4882a593Smuzhiyun },
285*4882a593Smuzhiyun .reg = 0x1000c,
286*4882a593Smuzhiyun .shift = 4,
287*4882a593Smuzhiyun .width = 4,
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static struct axxia_divclk clk_fab_div = {
291*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
292*4882a593Smuzhiyun .name = "clk_fab_div",
293*4882a593Smuzhiyun .parent_names = (const char *[]){
294*4882a593Smuzhiyun "clk_fab_pll"
295*4882a593Smuzhiyun },
296*4882a593Smuzhiyun .num_parents = 1,
297*4882a593Smuzhiyun .ops = &axxia_divclk_ops,
298*4882a593Smuzhiyun },
299*4882a593Smuzhiyun .reg = 0x1000c,
300*4882a593Smuzhiyun .shift = 8,
301*4882a593Smuzhiyun .width = 4,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static struct axxia_divclk clk_per_div = {
305*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
306*4882a593Smuzhiyun .name = "clk_per_div",
307*4882a593Smuzhiyun .parent_names = (const char *[]){
308*4882a593Smuzhiyun "clk_sm1_pll"
309*4882a593Smuzhiyun },
310*4882a593Smuzhiyun .num_parents = 1,
311*4882a593Smuzhiyun .ops = &axxia_divclk_ops,
312*4882a593Smuzhiyun },
313*4882a593Smuzhiyun .reg = 0x1000c,
314*4882a593Smuzhiyun .shift = 12,
315*4882a593Smuzhiyun .width = 4,
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun static struct axxia_divclk clk_mmc_div = {
319*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
320*4882a593Smuzhiyun .name = "clk_mmc_div",
321*4882a593Smuzhiyun .parent_names = (const char *[]){
322*4882a593Smuzhiyun "clk_sm1_pll"
323*4882a593Smuzhiyun },
324*4882a593Smuzhiyun .num_parents = 1,
325*4882a593Smuzhiyun .ops = &axxia_divclk_ops,
326*4882a593Smuzhiyun },
327*4882a593Smuzhiyun .reg = 0x1000c,
328*4882a593Smuzhiyun .shift = 16,
329*4882a593Smuzhiyun .width = 4,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * Clock MUXes
334*4882a593Smuzhiyun */
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static struct axxia_clkmux clk_cpu0_mux = {
337*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
338*4882a593Smuzhiyun .name = "clk_cpu0",
339*4882a593Smuzhiyun .parent_names = (const char *[]){
340*4882a593Smuzhiyun "clk_ref0",
341*4882a593Smuzhiyun "clk_cpu_pll",
342*4882a593Smuzhiyun "clk_cpu0_div",
343*4882a593Smuzhiyun "clk_cpu0_div"
344*4882a593Smuzhiyun },
345*4882a593Smuzhiyun .num_parents = 4,
346*4882a593Smuzhiyun .ops = &axxia_clkmux_ops,
347*4882a593Smuzhiyun },
348*4882a593Smuzhiyun .reg = 0x10000,
349*4882a593Smuzhiyun .shift = 0,
350*4882a593Smuzhiyun .width = 2,
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun static struct axxia_clkmux clk_cpu1_mux = {
354*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
355*4882a593Smuzhiyun .name = "clk_cpu1",
356*4882a593Smuzhiyun .parent_names = (const char *[]){
357*4882a593Smuzhiyun "clk_ref0",
358*4882a593Smuzhiyun "clk_cpu_pll",
359*4882a593Smuzhiyun "clk_cpu1_div",
360*4882a593Smuzhiyun "clk_cpu1_div"
361*4882a593Smuzhiyun },
362*4882a593Smuzhiyun .num_parents = 4,
363*4882a593Smuzhiyun .ops = &axxia_clkmux_ops,
364*4882a593Smuzhiyun },
365*4882a593Smuzhiyun .reg = 0x10000,
366*4882a593Smuzhiyun .shift = 2,
367*4882a593Smuzhiyun .width = 2,
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun static struct axxia_clkmux clk_cpu2_mux = {
371*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
372*4882a593Smuzhiyun .name = "clk_cpu2",
373*4882a593Smuzhiyun .parent_names = (const char *[]){
374*4882a593Smuzhiyun "clk_ref0",
375*4882a593Smuzhiyun "clk_cpu_pll",
376*4882a593Smuzhiyun "clk_cpu2_div",
377*4882a593Smuzhiyun "clk_cpu2_div"
378*4882a593Smuzhiyun },
379*4882a593Smuzhiyun .num_parents = 4,
380*4882a593Smuzhiyun .ops = &axxia_clkmux_ops,
381*4882a593Smuzhiyun },
382*4882a593Smuzhiyun .reg = 0x10000,
383*4882a593Smuzhiyun .shift = 4,
384*4882a593Smuzhiyun .width = 2,
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static struct axxia_clkmux clk_cpu3_mux = {
388*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
389*4882a593Smuzhiyun .name = "clk_cpu3",
390*4882a593Smuzhiyun .parent_names = (const char *[]){
391*4882a593Smuzhiyun "clk_ref0",
392*4882a593Smuzhiyun "clk_cpu_pll",
393*4882a593Smuzhiyun "clk_cpu3_div",
394*4882a593Smuzhiyun "clk_cpu3_div"
395*4882a593Smuzhiyun },
396*4882a593Smuzhiyun .num_parents = 4,
397*4882a593Smuzhiyun .ops = &axxia_clkmux_ops,
398*4882a593Smuzhiyun },
399*4882a593Smuzhiyun .reg = 0x10000,
400*4882a593Smuzhiyun .shift = 6,
401*4882a593Smuzhiyun .width = 2,
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static struct axxia_clkmux clk_nrcp_mux = {
405*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
406*4882a593Smuzhiyun .name = "clk_nrcp",
407*4882a593Smuzhiyun .parent_names = (const char *[]){
408*4882a593Smuzhiyun "clk_ref0",
409*4882a593Smuzhiyun "clk_sys_pll",
410*4882a593Smuzhiyun "clk_nrcp_div",
411*4882a593Smuzhiyun "clk_nrcp_div"
412*4882a593Smuzhiyun },
413*4882a593Smuzhiyun .num_parents = 4,
414*4882a593Smuzhiyun .ops = &axxia_clkmux_ops,
415*4882a593Smuzhiyun },
416*4882a593Smuzhiyun .reg = 0x10004,
417*4882a593Smuzhiyun .shift = 0,
418*4882a593Smuzhiyun .width = 2,
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static struct axxia_clkmux clk_sys_mux = {
422*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
423*4882a593Smuzhiyun .name = "clk_sys",
424*4882a593Smuzhiyun .parent_names = (const char *[]){
425*4882a593Smuzhiyun "clk_ref0",
426*4882a593Smuzhiyun "clk_sys_pll",
427*4882a593Smuzhiyun "clk_sys_div",
428*4882a593Smuzhiyun "clk_sys_div"
429*4882a593Smuzhiyun },
430*4882a593Smuzhiyun .num_parents = 4,
431*4882a593Smuzhiyun .ops = &axxia_clkmux_ops,
432*4882a593Smuzhiyun },
433*4882a593Smuzhiyun .reg = 0x10004,
434*4882a593Smuzhiyun .shift = 2,
435*4882a593Smuzhiyun .width = 2,
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun static struct axxia_clkmux clk_fab_mux = {
439*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
440*4882a593Smuzhiyun .name = "clk_fab",
441*4882a593Smuzhiyun .parent_names = (const char *[]){
442*4882a593Smuzhiyun "clk_ref0",
443*4882a593Smuzhiyun "clk_fab_pll",
444*4882a593Smuzhiyun "clk_fab_div",
445*4882a593Smuzhiyun "clk_fab_div"
446*4882a593Smuzhiyun },
447*4882a593Smuzhiyun .num_parents = 4,
448*4882a593Smuzhiyun .ops = &axxia_clkmux_ops,
449*4882a593Smuzhiyun },
450*4882a593Smuzhiyun .reg = 0x10004,
451*4882a593Smuzhiyun .shift = 4,
452*4882a593Smuzhiyun .width = 2,
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun static struct axxia_clkmux clk_per_mux = {
456*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
457*4882a593Smuzhiyun .name = "clk_per",
458*4882a593Smuzhiyun .parent_names = (const char *[]){
459*4882a593Smuzhiyun "clk_ref1",
460*4882a593Smuzhiyun "clk_per_div"
461*4882a593Smuzhiyun },
462*4882a593Smuzhiyun .num_parents = 2,
463*4882a593Smuzhiyun .ops = &axxia_clkmux_ops,
464*4882a593Smuzhiyun },
465*4882a593Smuzhiyun .reg = 0x10004,
466*4882a593Smuzhiyun .shift = 6,
467*4882a593Smuzhiyun .width = 1,
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun static struct axxia_clkmux clk_mmc_mux = {
471*4882a593Smuzhiyun .aclk.hw.init = &(struct clk_init_data){
472*4882a593Smuzhiyun .name = "clk_mmc",
473*4882a593Smuzhiyun .parent_names = (const char *[]){
474*4882a593Smuzhiyun "clk_ref1",
475*4882a593Smuzhiyun "clk_mmc_div"
476*4882a593Smuzhiyun },
477*4882a593Smuzhiyun .num_parents = 2,
478*4882a593Smuzhiyun .ops = &axxia_clkmux_ops,
479*4882a593Smuzhiyun },
480*4882a593Smuzhiyun .reg = 0x10004,
481*4882a593Smuzhiyun .shift = 9,
482*4882a593Smuzhiyun .width = 1,
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* Table of all supported clocks indexed by the clock identifiers from the
486*4882a593Smuzhiyun * device tree binding
487*4882a593Smuzhiyun */
488*4882a593Smuzhiyun static struct axxia_clk *axmclk_clocks[] = {
489*4882a593Smuzhiyun [AXXIA_CLK_FAB_PLL] = &clk_fab_pll.aclk,
490*4882a593Smuzhiyun [AXXIA_CLK_CPU_PLL] = &clk_cpu_pll.aclk,
491*4882a593Smuzhiyun [AXXIA_CLK_SYS_PLL] = &clk_sys_pll.aclk,
492*4882a593Smuzhiyun [AXXIA_CLK_SM0_PLL] = &clk_sm0_pll.aclk,
493*4882a593Smuzhiyun [AXXIA_CLK_SM1_PLL] = &clk_sm1_pll.aclk,
494*4882a593Smuzhiyun [AXXIA_CLK_FAB_DIV] = &clk_fab_div.aclk,
495*4882a593Smuzhiyun [AXXIA_CLK_SYS_DIV] = &clk_sys_div.aclk,
496*4882a593Smuzhiyun [AXXIA_CLK_NRCP_DIV] = &clk_nrcp_div.aclk,
497*4882a593Smuzhiyun [AXXIA_CLK_CPU0_DIV] = &clk_cpu0_div.aclk,
498*4882a593Smuzhiyun [AXXIA_CLK_CPU1_DIV] = &clk_cpu1_div.aclk,
499*4882a593Smuzhiyun [AXXIA_CLK_CPU2_DIV] = &clk_cpu2_div.aclk,
500*4882a593Smuzhiyun [AXXIA_CLK_CPU3_DIV] = &clk_cpu3_div.aclk,
501*4882a593Smuzhiyun [AXXIA_CLK_PER_DIV] = &clk_per_div.aclk,
502*4882a593Smuzhiyun [AXXIA_CLK_MMC_DIV] = &clk_mmc_div.aclk,
503*4882a593Smuzhiyun [AXXIA_CLK_FAB] = &clk_fab_mux.aclk,
504*4882a593Smuzhiyun [AXXIA_CLK_SYS] = &clk_sys_mux.aclk,
505*4882a593Smuzhiyun [AXXIA_CLK_NRCP] = &clk_nrcp_mux.aclk,
506*4882a593Smuzhiyun [AXXIA_CLK_CPU0] = &clk_cpu0_mux.aclk,
507*4882a593Smuzhiyun [AXXIA_CLK_CPU1] = &clk_cpu1_mux.aclk,
508*4882a593Smuzhiyun [AXXIA_CLK_CPU2] = &clk_cpu2_mux.aclk,
509*4882a593Smuzhiyun [AXXIA_CLK_CPU3] = &clk_cpu3_mux.aclk,
510*4882a593Smuzhiyun [AXXIA_CLK_PER] = &clk_per_mux.aclk,
511*4882a593Smuzhiyun [AXXIA_CLK_MMC] = &clk_mmc_mux.aclk,
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun static struct clk_hw *
of_clk_axmclk_get(struct of_phandle_args * clkspec,void * unused)515*4882a593Smuzhiyun of_clk_axmclk_get(struct of_phandle_args *clkspec, void *unused)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun unsigned int idx = clkspec->args[0];
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (idx >= ARRAY_SIZE(axmclk_clocks)) {
520*4882a593Smuzhiyun pr_err("%s: invalid index %u\n", __func__, idx);
521*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun return &axmclk_clocks[idx]->hw;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun static const struct regmap_config axmclk_regmap_config = {
528*4882a593Smuzhiyun .reg_bits = 32,
529*4882a593Smuzhiyun .reg_stride = 4,
530*4882a593Smuzhiyun .val_bits = 32,
531*4882a593Smuzhiyun .max_register = 0x1fffc,
532*4882a593Smuzhiyun .fast_io = true,
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun static const struct of_device_id axmclk_match_table[] = {
536*4882a593Smuzhiyun { .compatible = "lsi,axm5516-clks" },
537*4882a593Smuzhiyun { }
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, axmclk_match_table);
540*4882a593Smuzhiyun
axmclk_probe(struct platform_device * pdev)541*4882a593Smuzhiyun static int axmclk_probe(struct platform_device *pdev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun void __iomem *base;
544*4882a593Smuzhiyun struct resource *res;
545*4882a593Smuzhiyun int i, ret;
546*4882a593Smuzhiyun struct device *dev = &pdev->dev;
547*4882a593Smuzhiyun struct regmap *regmap;
548*4882a593Smuzhiyun size_t num_clks;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
551*4882a593Smuzhiyun base = devm_ioremap_resource(dev, res);
552*4882a593Smuzhiyun if (IS_ERR(base))
553*4882a593Smuzhiyun return PTR_ERR(base);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun regmap = devm_regmap_init_mmio(dev, base, &axmclk_regmap_config);
556*4882a593Smuzhiyun if (IS_ERR(regmap))
557*4882a593Smuzhiyun return PTR_ERR(regmap);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun num_clks = ARRAY_SIZE(axmclk_clocks);
560*4882a593Smuzhiyun pr_info("axmclk: supporting %zu clocks\n", num_clks);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* Update each entry with the allocated regmap and register the clock
563*4882a593Smuzhiyun * with the common clock framework
564*4882a593Smuzhiyun */
565*4882a593Smuzhiyun for (i = 0; i < num_clks; i++) {
566*4882a593Smuzhiyun axmclk_clocks[i]->regmap = regmap;
567*4882a593Smuzhiyun ret = devm_clk_hw_register(dev, &axmclk_clocks[i]->hw);
568*4882a593Smuzhiyun if (ret)
569*4882a593Smuzhiyun return ret;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun return of_clk_add_hw_provider(dev->of_node, of_clk_axmclk_get, NULL);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
axmclk_remove(struct platform_device * pdev)575*4882a593Smuzhiyun static int axmclk_remove(struct platform_device *pdev)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun of_clk_del_provider(pdev->dev.of_node);
578*4882a593Smuzhiyun return 0;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun static struct platform_driver axmclk_driver = {
582*4882a593Smuzhiyun .probe = axmclk_probe,
583*4882a593Smuzhiyun .remove = axmclk_remove,
584*4882a593Smuzhiyun .driver = {
585*4882a593Smuzhiyun .name = "clk-axm5516",
586*4882a593Smuzhiyun .of_match_table = axmclk_match_table,
587*4882a593Smuzhiyun },
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun
axmclk_init(void)590*4882a593Smuzhiyun static int __init axmclk_init(void)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun return platform_driver_register(&axmclk_driver);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun core_initcall(axmclk_init);
595*4882a593Smuzhiyun
axmclk_exit(void)596*4882a593Smuzhiyun static void __exit axmclk_exit(void)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun platform_driver_unregister(&axmclk_driver);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun module_exit(axmclk_exit);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun MODULE_DESCRIPTION("AXM5516 clock driver");
603*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
604*4882a593Smuzhiyun MODULE_ALIAS("platform:clk-axm5516");
605