1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * AXI clkgen driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2012-2013 Analog Devices Inc.
6*4882a593Smuzhiyun * Author: Lars-Peter Clausen <lars@metafoo.de>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define AXI_CLKGEN_V2_REG_RESET 0x40
18*4882a593Smuzhiyun #define AXI_CLKGEN_V2_REG_CLKSEL 0x44
19*4882a593Smuzhiyun #define AXI_CLKGEN_V2_REG_DRP_CNTRL 0x70
20*4882a593Smuzhiyun #define AXI_CLKGEN_V2_REG_DRP_STATUS 0x74
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define AXI_CLKGEN_V2_RESET_MMCM_ENABLE BIT(1)
23*4882a593Smuzhiyun #define AXI_CLKGEN_V2_RESET_ENABLE BIT(0)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define AXI_CLKGEN_V2_DRP_CNTRL_SEL BIT(29)
26*4882a593Smuzhiyun #define AXI_CLKGEN_V2_DRP_CNTRL_READ BIT(28)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define AXI_CLKGEN_V2_DRP_STATUS_BUSY BIT(16)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define MMCM_REG_CLKOUT5_2 0x07
31*4882a593Smuzhiyun #define MMCM_REG_CLKOUT0_1 0x08
32*4882a593Smuzhiyun #define MMCM_REG_CLKOUT0_2 0x09
33*4882a593Smuzhiyun #define MMCM_REG_CLKOUT6_2 0x13
34*4882a593Smuzhiyun #define MMCM_REG_CLK_FB1 0x14
35*4882a593Smuzhiyun #define MMCM_REG_CLK_FB2 0x15
36*4882a593Smuzhiyun #define MMCM_REG_CLK_DIV 0x16
37*4882a593Smuzhiyun #define MMCM_REG_LOCK1 0x18
38*4882a593Smuzhiyun #define MMCM_REG_LOCK2 0x19
39*4882a593Smuzhiyun #define MMCM_REG_LOCK3 0x1a
40*4882a593Smuzhiyun #define MMCM_REG_POWER 0x28
41*4882a593Smuzhiyun #define MMCM_REG_FILTER1 0x4e
42*4882a593Smuzhiyun #define MMCM_REG_FILTER2 0x4f
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define MMCM_CLKOUT_NOCOUNT BIT(6)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define MMCM_CLK_DIV_DIVIDE BIT(11)
47*4882a593Smuzhiyun #define MMCM_CLK_DIV_NOCOUNT BIT(12)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct axi_clkgen {
50*4882a593Smuzhiyun void __iomem *base;
51*4882a593Smuzhiyun struct clk_hw clk_hw;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
axi_clkgen_lookup_filter(unsigned int m)54*4882a593Smuzhiyun static uint32_t axi_clkgen_lookup_filter(unsigned int m)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun switch (m) {
57*4882a593Smuzhiyun case 0:
58*4882a593Smuzhiyun return 0x01001990;
59*4882a593Smuzhiyun case 1:
60*4882a593Smuzhiyun return 0x01001190;
61*4882a593Smuzhiyun case 2:
62*4882a593Smuzhiyun return 0x01009890;
63*4882a593Smuzhiyun case 3:
64*4882a593Smuzhiyun return 0x01001890;
65*4882a593Smuzhiyun case 4:
66*4882a593Smuzhiyun return 0x01008890;
67*4882a593Smuzhiyun case 5 ... 8:
68*4882a593Smuzhiyun return 0x01009090;
69*4882a593Smuzhiyun case 9 ... 11:
70*4882a593Smuzhiyun return 0x01000890;
71*4882a593Smuzhiyun case 12:
72*4882a593Smuzhiyun return 0x08009090;
73*4882a593Smuzhiyun case 13 ... 22:
74*4882a593Smuzhiyun return 0x01001090;
75*4882a593Smuzhiyun case 23 ... 36:
76*4882a593Smuzhiyun return 0x01008090;
77*4882a593Smuzhiyun case 37 ... 46:
78*4882a593Smuzhiyun return 0x08001090;
79*4882a593Smuzhiyun default:
80*4882a593Smuzhiyun return 0x08008090;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static const uint32_t axi_clkgen_lock_table[] = {
85*4882a593Smuzhiyun 0x060603e8, 0x060603e8, 0x080803e8, 0x0b0b03e8,
86*4882a593Smuzhiyun 0x0e0e03e8, 0x111103e8, 0x131303e8, 0x161603e8,
87*4882a593Smuzhiyun 0x191903e8, 0x1c1c03e8, 0x1f1f0384, 0x1f1f0339,
88*4882a593Smuzhiyun 0x1f1f02ee, 0x1f1f02bc, 0x1f1f028a, 0x1f1f0271,
89*4882a593Smuzhiyun 0x1f1f023f, 0x1f1f0226, 0x1f1f020d, 0x1f1f01f4,
90*4882a593Smuzhiyun 0x1f1f01db, 0x1f1f01c2, 0x1f1f01a9, 0x1f1f0190,
91*4882a593Smuzhiyun 0x1f1f0190, 0x1f1f0177, 0x1f1f015e, 0x1f1f015e,
92*4882a593Smuzhiyun 0x1f1f0145, 0x1f1f0145, 0x1f1f012c, 0x1f1f012c,
93*4882a593Smuzhiyun 0x1f1f012c, 0x1f1f0113, 0x1f1f0113, 0x1f1f0113,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
axi_clkgen_lookup_lock(unsigned int m)96*4882a593Smuzhiyun static uint32_t axi_clkgen_lookup_lock(unsigned int m)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun if (m < ARRAY_SIZE(axi_clkgen_lock_table))
99*4882a593Smuzhiyun return axi_clkgen_lock_table[m];
100*4882a593Smuzhiyun return 0x1f1f00fa;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static const unsigned int fpfd_min = 10000;
104*4882a593Smuzhiyun static const unsigned int fpfd_max = 300000;
105*4882a593Smuzhiyun static const unsigned int fvco_min = 600000;
106*4882a593Smuzhiyun static const unsigned int fvco_max = 1200000;
107*4882a593Smuzhiyun
axi_clkgen_calc_params(unsigned long fin,unsigned long fout,unsigned int * best_d,unsigned int * best_m,unsigned int * best_dout)108*4882a593Smuzhiyun static void axi_clkgen_calc_params(unsigned long fin, unsigned long fout,
109*4882a593Smuzhiyun unsigned int *best_d, unsigned int *best_m, unsigned int *best_dout)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun unsigned long d, d_min, d_max, _d_min, _d_max;
112*4882a593Smuzhiyun unsigned long m, m_min, m_max;
113*4882a593Smuzhiyun unsigned long f, dout, best_f, fvco;
114*4882a593Smuzhiyun unsigned long fract_shift = 0;
115*4882a593Smuzhiyun unsigned long fvco_min_fract, fvco_max_fract;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun fin /= 1000;
118*4882a593Smuzhiyun fout /= 1000;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun best_f = ULONG_MAX;
121*4882a593Smuzhiyun *best_d = 0;
122*4882a593Smuzhiyun *best_m = 0;
123*4882a593Smuzhiyun *best_dout = 0;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun d_min = max_t(unsigned long, DIV_ROUND_UP(fin, fpfd_max), 1);
126*4882a593Smuzhiyun d_max = min_t(unsigned long, fin / fpfd_min, 80);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun again:
129*4882a593Smuzhiyun fvco_min_fract = fvco_min << fract_shift;
130*4882a593Smuzhiyun fvco_max_fract = fvco_max << fract_shift;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun m_min = max_t(unsigned long, DIV_ROUND_UP(fvco_min_fract, fin) * d_min, 1);
133*4882a593Smuzhiyun m_max = min_t(unsigned long, fvco_max_fract * d_max / fin, 64 << fract_shift);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun for (m = m_min; m <= m_max; m++) {
136*4882a593Smuzhiyun _d_min = max(d_min, DIV_ROUND_UP(fin * m, fvco_max_fract));
137*4882a593Smuzhiyun _d_max = min(d_max, fin * m / fvco_min_fract);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun for (d = _d_min; d <= _d_max; d++) {
140*4882a593Smuzhiyun fvco = fin * m / d;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun dout = DIV_ROUND_CLOSEST(fvco, fout);
143*4882a593Smuzhiyun dout = clamp_t(unsigned long, dout, 1, 128 << fract_shift);
144*4882a593Smuzhiyun f = fvco / dout;
145*4882a593Smuzhiyun if (abs(f - fout) < abs(best_f - fout)) {
146*4882a593Smuzhiyun best_f = f;
147*4882a593Smuzhiyun *best_d = d;
148*4882a593Smuzhiyun *best_m = m << (3 - fract_shift);
149*4882a593Smuzhiyun *best_dout = dout << (3 - fract_shift);
150*4882a593Smuzhiyun if (best_f == fout)
151*4882a593Smuzhiyun return;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Lets see if we find a better setting in fractional mode */
157*4882a593Smuzhiyun if (fract_shift == 0) {
158*4882a593Smuzhiyun fract_shift = 3;
159*4882a593Smuzhiyun goto again;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun struct axi_clkgen_div_params {
164*4882a593Smuzhiyun unsigned int low;
165*4882a593Smuzhiyun unsigned int high;
166*4882a593Smuzhiyun unsigned int edge;
167*4882a593Smuzhiyun unsigned int nocount;
168*4882a593Smuzhiyun unsigned int frac_en;
169*4882a593Smuzhiyun unsigned int frac;
170*4882a593Smuzhiyun unsigned int frac_wf_f;
171*4882a593Smuzhiyun unsigned int frac_wf_r;
172*4882a593Smuzhiyun unsigned int frac_phase;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
axi_clkgen_calc_clk_params(unsigned int divider,unsigned int frac_divider,struct axi_clkgen_div_params * params)175*4882a593Smuzhiyun static void axi_clkgen_calc_clk_params(unsigned int divider,
176*4882a593Smuzhiyun unsigned int frac_divider, struct axi_clkgen_div_params *params)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun memset(params, 0x0, sizeof(*params));
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (divider == 1) {
182*4882a593Smuzhiyun params->nocount = 1;
183*4882a593Smuzhiyun return;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (frac_divider == 0) {
187*4882a593Smuzhiyun params->high = divider / 2;
188*4882a593Smuzhiyun params->edge = divider % 2;
189*4882a593Smuzhiyun params->low = divider - params->high;
190*4882a593Smuzhiyun } else {
191*4882a593Smuzhiyun params->frac_en = 1;
192*4882a593Smuzhiyun params->frac = frac_divider;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun params->high = divider / 2;
195*4882a593Smuzhiyun params->edge = divider % 2;
196*4882a593Smuzhiyun params->low = params->high;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (params->edge == 0) {
199*4882a593Smuzhiyun params->high--;
200*4882a593Smuzhiyun params->frac_wf_r = 1;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (params->edge == 0 || frac_divider == 1)
204*4882a593Smuzhiyun params->low--;
205*4882a593Smuzhiyun if (((params->edge == 0) ^ (frac_divider == 1)) ||
206*4882a593Smuzhiyun (divider == 2 && frac_divider == 1))
207*4882a593Smuzhiyun params->frac_wf_f = 1;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun params->frac_phase = params->edge * 4 + frac_divider / 2;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
axi_clkgen_write(struct axi_clkgen * axi_clkgen,unsigned int reg,unsigned int val)213*4882a593Smuzhiyun static void axi_clkgen_write(struct axi_clkgen *axi_clkgen,
214*4882a593Smuzhiyun unsigned int reg, unsigned int val)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun writel(val, axi_clkgen->base + reg);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
axi_clkgen_read(struct axi_clkgen * axi_clkgen,unsigned int reg,unsigned int * val)219*4882a593Smuzhiyun static void axi_clkgen_read(struct axi_clkgen *axi_clkgen,
220*4882a593Smuzhiyun unsigned int reg, unsigned int *val)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun *val = readl(axi_clkgen->base + reg);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
axi_clkgen_wait_non_busy(struct axi_clkgen * axi_clkgen)225*4882a593Smuzhiyun static int axi_clkgen_wait_non_busy(struct axi_clkgen *axi_clkgen)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun unsigned int timeout = 10000;
228*4882a593Smuzhiyun unsigned int val;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun do {
231*4882a593Smuzhiyun axi_clkgen_read(axi_clkgen, AXI_CLKGEN_V2_REG_DRP_STATUS, &val);
232*4882a593Smuzhiyun } while ((val & AXI_CLKGEN_V2_DRP_STATUS_BUSY) && --timeout);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (val & AXI_CLKGEN_V2_DRP_STATUS_BUSY)
235*4882a593Smuzhiyun return -EIO;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return val & 0xffff;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
axi_clkgen_mmcm_read(struct axi_clkgen * axi_clkgen,unsigned int reg,unsigned int * val)240*4882a593Smuzhiyun static int axi_clkgen_mmcm_read(struct axi_clkgen *axi_clkgen,
241*4882a593Smuzhiyun unsigned int reg, unsigned int *val)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun unsigned int reg_val;
244*4882a593Smuzhiyun int ret;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun ret = axi_clkgen_wait_non_busy(axi_clkgen);
247*4882a593Smuzhiyun if (ret < 0)
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun reg_val = AXI_CLKGEN_V2_DRP_CNTRL_SEL | AXI_CLKGEN_V2_DRP_CNTRL_READ;
251*4882a593Smuzhiyun reg_val |= (reg << 16);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun axi_clkgen_write(axi_clkgen, AXI_CLKGEN_V2_REG_DRP_CNTRL, reg_val);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun ret = axi_clkgen_wait_non_busy(axi_clkgen);
256*4882a593Smuzhiyun if (ret < 0)
257*4882a593Smuzhiyun return ret;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun *val = ret;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
axi_clkgen_mmcm_write(struct axi_clkgen * axi_clkgen,unsigned int reg,unsigned int val,unsigned int mask)264*4882a593Smuzhiyun static int axi_clkgen_mmcm_write(struct axi_clkgen *axi_clkgen,
265*4882a593Smuzhiyun unsigned int reg, unsigned int val, unsigned int mask)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun unsigned int reg_val = 0;
268*4882a593Smuzhiyun int ret;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun ret = axi_clkgen_wait_non_busy(axi_clkgen);
271*4882a593Smuzhiyun if (ret < 0)
272*4882a593Smuzhiyun return ret;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (mask != 0xffff) {
275*4882a593Smuzhiyun axi_clkgen_mmcm_read(axi_clkgen, reg, ®_val);
276*4882a593Smuzhiyun reg_val &= ~mask;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun reg_val |= AXI_CLKGEN_V2_DRP_CNTRL_SEL | (reg << 16) | (val & mask);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun axi_clkgen_write(axi_clkgen, AXI_CLKGEN_V2_REG_DRP_CNTRL, reg_val);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
axi_clkgen_mmcm_enable(struct axi_clkgen * axi_clkgen,bool enable)286*4882a593Smuzhiyun static void axi_clkgen_mmcm_enable(struct axi_clkgen *axi_clkgen,
287*4882a593Smuzhiyun bool enable)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun unsigned int val = AXI_CLKGEN_V2_RESET_ENABLE;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (enable)
292*4882a593Smuzhiyun val |= AXI_CLKGEN_V2_RESET_MMCM_ENABLE;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun axi_clkgen_write(axi_clkgen, AXI_CLKGEN_V2_REG_RESET, val);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
clk_hw_to_axi_clkgen(struct clk_hw * clk_hw)297*4882a593Smuzhiyun static struct axi_clkgen *clk_hw_to_axi_clkgen(struct clk_hw *clk_hw)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun return container_of(clk_hw, struct axi_clkgen, clk_hw);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
axi_clkgen_set_div(struct axi_clkgen * axi_clkgen,unsigned int reg1,unsigned int reg2,unsigned int reg3,struct axi_clkgen_div_params * params)302*4882a593Smuzhiyun static void axi_clkgen_set_div(struct axi_clkgen *axi_clkgen,
303*4882a593Smuzhiyun unsigned int reg1, unsigned int reg2, unsigned int reg3,
304*4882a593Smuzhiyun struct axi_clkgen_div_params *params)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun axi_clkgen_mmcm_write(axi_clkgen, reg1,
307*4882a593Smuzhiyun (params->high << 6) | params->low, 0xefff);
308*4882a593Smuzhiyun axi_clkgen_mmcm_write(axi_clkgen, reg2,
309*4882a593Smuzhiyun (params->frac << 12) | (params->frac_en << 11) |
310*4882a593Smuzhiyun (params->frac_wf_r << 10) | (params->edge << 7) |
311*4882a593Smuzhiyun (params->nocount << 6), 0x7fff);
312*4882a593Smuzhiyun if (reg3 != 0) {
313*4882a593Smuzhiyun axi_clkgen_mmcm_write(axi_clkgen, reg3,
314*4882a593Smuzhiyun (params->frac_phase << 11) | (params->frac_wf_f << 10), 0x3c00);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
axi_clkgen_set_rate(struct clk_hw * clk_hw,unsigned long rate,unsigned long parent_rate)318*4882a593Smuzhiyun static int axi_clkgen_set_rate(struct clk_hw *clk_hw,
319*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct axi_clkgen *axi_clkgen = clk_hw_to_axi_clkgen(clk_hw);
322*4882a593Smuzhiyun unsigned int d, m, dout;
323*4882a593Smuzhiyun struct axi_clkgen_div_params params;
324*4882a593Smuzhiyun uint32_t power = 0;
325*4882a593Smuzhiyun uint32_t filter;
326*4882a593Smuzhiyun uint32_t lock;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (parent_rate == 0 || rate == 0)
329*4882a593Smuzhiyun return -EINVAL;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun axi_clkgen_calc_params(parent_rate, rate, &d, &m, &dout);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (d == 0 || dout == 0 || m == 0)
334*4882a593Smuzhiyun return -EINVAL;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if ((dout & 0x7) != 0 || (m & 0x7) != 0)
337*4882a593Smuzhiyun power |= 0x9800;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun axi_clkgen_mmcm_write(axi_clkgen, MMCM_REG_POWER, power, 0x9800);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun filter = axi_clkgen_lookup_filter(m - 1);
342*4882a593Smuzhiyun lock = axi_clkgen_lookup_lock(m - 1);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun axi_clkgen_calc_clk_params(dout >> 3, dout & 0x7, ¶ms);
345*4882a593Smuzhiyun axi_clkgen_set_div(axi_clkgen, MMCM_REG_CLKOUT0_1, MMCM_REG_CLKOUT0_2,
346*4882a593Smuzhiyun MMCM_REG_CLKOUT5_2, ¶ms);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun axi_clkgen_calc_clk_params(d, 0, ¶ms);
349*4882a593Smuzhiyun axi_clkgen_mmcm_write(axi_clkgen, MMCM_REG_CLK_DIV,
350*4882a593Smuzhiyun (params.edge << 13) | (params.nocount << 12) |
351*4882a593Smuzhiyun (params.high << 6) | params.low, 0x3fff);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun axi_clkgen_calc_clk_params(m >> 3, m & 0x7, ¶ms);
354*4882a593Smuzhiyun axi_clkgen_set_div(axi_clkgen, MMCM_REG_CLK_FB1, MMCM_REG_CLK_FB2,
355*4882a593Smuzhiyun MMCM_REG_CLKOUT6_2, ¶ms);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun axi_clkgen_mmcm_write(axi_clkgen, MMCM_REG_LOCK1, lock & 0x3ff, 0x3ff);
358*4882a593Smuzhiyun axi_clkgen_mmcm_write(axi_clkgen, MMCM_REG_LOCK2,
359*4882a593Smuzhiyun (((lock >> 16) & 0x1f) << 10) | 0x1, 0x7fff);
360*4882a593Smuzhiyun axi_clkgen_mmcm_write(axi_clkgen, MMCM_REG_LOCK3,
361*4882a593Smuzhiyun (((lock >> 24) & 0x1f) << 10) | 0x3e9, 0x7fff);
362*4882a593Smuzhiyun axi_clkgen_mmcm_write(axi_clkgen, MMCM_REG_FILTER1, filter >> 16, 0x9900);
363*4882a593Smuzhiyun axi_clkgen_mmcm_write(axi_clkgen, MMCM_REG_FILTER2, filter, 0x9900);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
axi_clkgen_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)368*4882a593Smuzhiyun static long axi_clkgen_round_rate(struct clk_hw *hw, unsigned long rate,
369*4882a593Smuzhiyun unsigned long *parent_rate)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun unsigned int d, m, dout;
372*4882a593Smuzhiyun unsigned long long tmp;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun axi_clkgen_calc_params(*parent_rate, rate, &d, &m, &dout);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (d == 0 || dout == 0 || m == 0)
377*4882a593Smuzhiyun return -EINVAL;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun tmp = (unsigned long long)*parent_rate * m;
380*4882a593Smuzhiyun tmp = DIV_ROUND_CLOSEST_ULL(tmp, dout * d);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return min_t(unsigned long long, tmp, LONG_MAX);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
axi_clkgen_get_div(struct axi_clkgen * axi_clkgen,unsigned int reg1,unsigned int reg2)385*4882a593Smuzhiyun static unsigned int axi_clkgen_get_div(struct axi_clkgen *axi_clkgen,
386*4882a593Smuzhiyun unsigned int reg1, unsigned int reg2)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun unsigned int val1, val2;
389*4882a593Smuzhiyun unsigned int div;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun axi_clkgen_mmcm_read(axi_clkgen, reg2, &val2);
392*4882a593Smuzhiyun if (val2 & MMCM_CLKOUT_NOCOUNT)
393*4882a593Smuzhiyun return 8;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun axi_clkgen_mmcm_read(axi_clkgen, reg1, &val1);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun div = (val1 & 0x3f) + ((val1 >> 6) & 0x3f);
398*4882a593Smuzhiyun div <<= 3;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (val2 & MMCM_CLK_DIV_DIVIDE) {
401*4882a593Smuzhiyun if ((val2 & BIT(7)) && (val2 & 0x7000) != 0x1000)
402*4882a593Smuzhiyun div += 8;
403*4882a593Smuzhiyun else
404*4882a593Smuzhiyun div += 16;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun div += (val2 >> 12) & 0x7;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return div;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
axi_clkgen_recalc_rate(struct clk_hw * clk_hw,unsigned long parent_rate)412*4882a593Smuzhiyun static unsigned long axi_clkgen_recalc_rate(struct clk_hw *clk_hw,
413*4882a593Smuzhiyun unsigned long parent_rate)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun struct axi_clkgen *axi_clkgen = clk_hw_to_axi_clkgen(clk_hw);
416*4882a593Smuzhiyun unsigned int d, m, dout;
417*4882a593Smuzhiyun unsigned long long tmp;
418*4882a593Smuzhiyun unsigned int val;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun dout = axi_clkgen_get_div(axi_clkgen, MMCM_REG_CLKOUT0_1,
421*4882a593Smuzhiyun MMCM_REG_CLKOUT0_2);
422*4882a593Smuzhiyun m = axi_clkgen_get_div(axi_clkgen, MMCM_REG_CLK_FB1,
423*4882a593Smuzhiyun MMCM_REG_CLK_FB2);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun axi_clkgen_mmcm_read(axi_clkgen, MMCM_REG_CLK_DIV, &val);
426*4882a593Smuzhiyun if (val & MMCM_CLK_DIV_NOCOUNT)
427*4882a593Smuzhiyun d = 1;
428*4882a593Smuzhiyun else
429*4882a593Smuzhiyun d = (val & 0x3f) + ((val >> 6) & 0x3f);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (d == 0 || dout == 0)
432*4882a593Smuzhiyun return 0;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun tmp = (unsigned long long)parent_rate * m;
435*4882a593Smuzhiyun tmp = DIV_ROUND_CLOSEST_ULL(tmp, dout * d);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun return min_t(unsigned long long, tmp, ULONG_MAX);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
axi_clkgen_enable(struct clk_hw * clk_hw)440*4882a593Smuzhiyun static int axi_clkgen_enable(struct clk_hw *clk_hw)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun struct axi_clkgen *axi_clkgen = clk_hw_to_axi_clkgen(clk_hw);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun axi_clkgen_mmcm_enable(axi_clkgen, true);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
axi_clkgen_disable(struct clk_hw * clk_hw)449*4882a593Smuzhiyun static void axi_clkgen_disable(struct clk_hw *clk_hw)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct axi_clkgen *axi_clkgen = clk_hw_to_axi_clkgen(clk_hw);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun axi_clkgen_mmcm_enable(axi_clkgen, false);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
axi_clkgen_set_parent(struct clk_hw * clk_hw,u8 index)456*4882a593Smuzhiyun static int axi_clkgen_set_parent(struct clk_hw *clk_hw, u8 index)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun struct axi_clkgen *axi_clkgen = clk_hw_to_axi_clkgen(clk_hw);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun axi_clkgen_write(axi_clkgen, AXI_CLKGEN_V2_REG_CLKSEL, index);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
axi_clkgen_get_parent(struct clk_hw * clk_hw)465*4882a593Smuzhiyun static u8 axi_clkgen_get_parent(struct clk_hw *clk_hw)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun struct axi_clkgen *axi_clkgen = clk_hw_to_axi_clkgen(clk_hw);
468*4882a593Smuzhiyun unsigned int parent;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun axi_clkgen_read(axi_clkgen, AXI_CLKGEN_V2_REG_CLKSEL, &parent);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun return parent;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const struct clk_ops axi_clkgen_ops = {
476*4882a593Smuzhiyun .recalc_rate = axi_clkgen_recalc_rate,
477*4882a593Smuzhiyun .round_rate = axi_clkgen_round_rate,
478*4882a593Smuzhiyun .set_rate = axi_clkgen_set_rate,
479*4882a593Smuzhiyun .enable = axi_clkgen_enable,
480*4882a593Smuzhiyun .disable = axi_clkgen_disable,
481*4882a593Smuzhiyun .set_parent = axi_clkgen_set_parent,
482*4882a593Smuzhiyun .get_parent = axi_clkgen_get_parent,
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun static const struct of_device_id axi_clkgen_ids[] = {
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun .compatible = "adi,axi-clkgen-2.00.a",
488*4882a593Smuzhiyun },
489*4882a593Smuzhiyun { },
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, axi_clkgen_ids);
492*4882a593Smuzhiyun
axi_clkgen_probe(struct platform_device * pdev)493*4882a593Smuzhiyun static int axi_clkgen_probe(struct platform_device *pdev)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun const struct of_device_id *id;
496*4882a593Smuzhiyun struct axi_clkgen *axi_clkgen;
497*4882a593Smuzhiyun struct clk_init_data init;
498*4882a593Smuzhiyun const char *parent_names[2];
499*4882a593Smuzhiyun const char *clk_name;
500*4882a593Smuzhiyun struct resource *mem;
501*4882a593Smuzhiyun unsigned int i;
502*4882a593Smuzhiyun int ret;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (!pdev->dev.of_node)
505*4882a593Smuzhiyun return -ENODEV;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun id = of_match_node(axi_clkgen_ids, pdev->dev.of_node);
508*4882a593Smuzhiyun if (!id)
509*4882a593Smuzhiyun return -ENODEV;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun axi_clkgen = devm_kzalloc(&pdev->dev, sizeof(*axi_clkgen), GFP_KERNEL);
512*4882a593Smuzhiyun if (!axi_clkgen)
513*4882a593Smuzhiyun return -ENOMEM;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
516*4882a593Smuzhiyun axi_clkgen->base = devm_ioremap_resource(&pdev->dev, mem);
517*4882a593Smuzhiyun if (IS_ERR(axi_clkgen->base))
518*4882a593Smuzhiyun return PTR_ERR(axi_clkgen->base);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun init.num_parents = of_clk_get_parent_count(pdev->dev.of_node);
521*4882a593Smuzhiyun if (init.num_parents < 1 || init.num_parents > 2)
522*4882a593Smuzhiyun return -EINVAL;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun for (i = 0; i < init.num_parents; i++) {
525*4882a593Smuzhiyun parent_names[i] = of_clk_get_parent_name(pdev->dev.of_node, i);
526*4882a593Smuzhiyun if (!parent_names[i])
527*4882a593Smuzhiyun return -EINVAL;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun clk_name = pdev->dev.of_node->name;
531*4882a593Smuzhiyun of_property_read_string(pdev->dev.of_node, "clock-output-names",
532*4882a593Smuzhiyun &clk_name);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun init.name = clk_name;
535*4882a593Smuzhiyun init.ops = &axi_clkgen_ops;
536*4882a593Smuzhiyun init.flags = CLK_SET_RATE_GATE | CLK_SET_PARENT_GATE;
537*4882a593Smuzhiyun init.parent_names = parent_names;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun axi_clkgen_mmcm_enable(axi_clkgen, false);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun axi_clkgen->clk_hw.init = &init;
542*4882a593Smuzhiyun ret = devm_clk_hw_register(&pdev->dev, &axi_clkgen->clk_hw);
543*4882a593Smuzhiyun if (ret)
544*4882a593Smuzhiyun return ret;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun return of_clk_add_hw_provider(pdev->dev.of_node, of_clk_hw_simple_get,
547*4882a593Smuzhiyun &axi_clkgen->clk_hw);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
axi_clkgen_remove(struct platform_device * pdev)550*4882a593Smuzhiyun static int axi_clkgen_remove(struct platform_device *pdev)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun of_clk_del_provider(pdev->dev.of_node);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun static struct platform_driver axi_clkgen_driver = {
558*4882a593Smuzhiyun .driver = {
559*4882a593Smuzhiyun .name = "adi-axi-clkgen",
560*4882a593Smuzhiyun .of_match_table = axi_clkgen_ids,
561*4882a593Smuzhiyun },
562*4882a593Smuzhiyun .probe = axi_clkgen_probe,
563*4882a593Smuzhiyun .remove = axi_clkgen_remove,
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun module_platform_driver(axi_clkgen_driver);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
568*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
569*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for the Analog Devices' AXI clkgen pcore clock generator");
570