1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun // Copyright IBM Corp
3*4882a593Smuzhiyun // Copyright ASPEED Technology
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #define pr_fmt(fmt) "clk-ast2600: " fmt
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/of_device.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <dt-bindings/clock/ast2600-clock.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "clk-aspeed.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define ASPEED_G6_NUM_CLKS 71
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define ASPEED_G6_SILICON_REV 0x014
21*4882a593Smuzhiyun #define CHIP_REVISION_ID GENMASK(23, 16)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define ASPEED_G6_RESET_CTRL 0x040
24*4882a593Smuzhiyun #define ASPEED_G6_RESET_CTRL2 0x050
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define ASPEED_G6_CLK_STOP_CTRL 0x080
27*4882a593Smuzhiyun #define ASPEED_G6_CLK_STOP_CTRL2 0x090
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define ASPEED_G6_MISC_CTRL 0x0C0
30*4882a593Smuzhiyun #define UART_DIV13_EN BIT(12)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define ASPEED_G6_CLK_SELECTION1 0x300
33*4882a593Smuzhiyun #define ASPEED_G6_CLK_SELECTION2 0x304
34*4882a593Smuzhiyun #define ASPEED_G6_CLK_SELECTION4 0x310
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define ASPEED_HPLL_PARAM 0x200
37*4882a593Smuzhiyun #define ASPEED_APLL_PARAM 0x210
38*4882a593Smuzhiyun #define ASPEED_MPLL_PARAM 0x220
39*4882a593Smuzhiyun #define ASPEED_EPLL_PARAM 0x240
40*4882a593Smuzhiyun #define ASPEED_DPLL_PARAM 0x260
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define ASPEED_G6_STRAP1 0x500
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define ASPEED_MAC12_CLK_DLY 0x340
45*4882a593Smuzhiyun #define ASPEED_MAC34_CLK_DLY 0x350
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Globally visible clocks */
48*4882a593Smuzhiyun static DEFINE_SPINLOCK(aspeed_g6_clk_lock);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Keeps track of all clocks */
51*4882a593Smuzhiyun static struct clk_hw_onecell_data *aspeed_g6_clk_data;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static void __iomem *scu_g6_base;
54*4882a593Smuzhiyun /* AST2600 revision: A0, A1, A2, etc */
55*4882a593Smuzhiyun static u8 soc_rev;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * Clocks marked with CLK_IS_CRITICAL:
59*4882a593Smuzhiyun *
60*4882a593Smuzhiyun * ref0 and ref1 are essential for the SoC to operate
61*4882a593Smuzhiyun * mpll is required if SDRAM is used
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun static const struct aspeed_gate_data aspeed_g6_gates[] = {
64*4882a593Smuzhiyun /* clk rst name parent flags */
65*4882a593Smuzhiyun [ASPEED_CLK_GATE_MCLK] = { 0, -1, "mclk-gate", "mpll", CLK_IS_CRITICAL }, /* SDRAM */
66*4882a593Smuzhiyun [ASPEED_CLK_GATE_ECLK] = { 1, 6, "eclk-gate", "eclk", 0 }, /* Video Engine */
67*4882a593Smuzhiyun [ASPEED_CLK_GATE_GCLK] = { 2, 7, "gclk-gate", NULL, 0 }, /* 2D engine */
68*4882a593Smuzhiyun /* vclk parent - dclk/d1clk/hclk/mclk */
69*4882a593Smuzhiyun [ASPEED_CLK_GATE_VCLK] = { 3, -1, "vclk-gate", NULL, 0 }, /* Video Capture */
70*4882a593Smuzhiyun [ASPEED_CLK_GATE_BCLK] = { 4, 8, "bclk-gate", "bclk", 0 }, /* PCIe/PCI */
71*4882a593Smuzhiyun /* From dpll */
72*4882a593Smuzhiyun [ASPEED_CLK_GATE_DCLK] = { 5, -1, "dclk-gate", NULL, CLK_IS_CRITICAL }, /* DAC */
73*4882a593Smuzhiyun [ASPEED_CLK_GATE_REF0CLK] = { 6, -1, "ref0clk-gate", "clkin", CLK_IS_CRITICAL },
74*4882a593Smuzhiyun [ASPEED_CLK_GATE_USBPORT2CLK] = { 7, 3, "usb-port2-gate", NULL, 0 }, /* USB2.0 Host port 2 */
75*4882a593Smuzhiyun /* Reserved 8 */
76*4882a593Smuzhiyun [ASPEED_CLK_GATE_USBUHCICLK] = { 9, 15, "usb-uhci-gate", NULL, 0 }, /* USB1.1 (requires port 2 enabled) */
77*4882a593Smuzhiyun /* From dpll/epll/40mhz usb p1 phy/gpioc6/dp phy pll */
78*4882a593Smuzhiyun [ASPEED_CLK_GATE_D1CLK] = { 10, 13, "d1clk-gate", "d1clk", 0 }, /* GFX CRT */
79*4882a593Smuzhiyun /* Reserved 11/12 */
80*4882a593Smuzhiyun [ASPEED_CLK_GATE_YCLK] = { 13, 4, "yclk-gate", NULL, 0 }, /* HAC */
81*4882a593Smuzhiyun [ASPEED_CLK_GATE_USBPORT1CLK] = { 14, 14, "usb-port1-gate", NULL, 0 }, /* USB2 hub/USB2 host port 1/USB1.1 dev */
82*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART5CLK] = { 15, -1, "uart5clk-gate", "uart", 0 }, /* UART5 */
83*4882a593Smuzhiyun /* Reserved 16/19 */
84*4882a593Smuzhiyun [ASPEED_CLK_GATE_MAC1CLK] = { 20, 11, "mac1clk-gate", "mac12", 0 }, /* MAC1 */
85*4882a593Smuzhiyun [ASPEED_CLK_GATE_MAC2CLK] = { 21, 12, "mac2clk-gate", "mac12", 0 }, /* MAC2 */
86*4882a593Smuzhiyun /* Reserved 22/23 */
87*4882a593Smuzhiyun [ASPEED_CLK_GATE_RSACLK] = { 24, 4, "rsaclk-gate", NULL, 0 }, /* HAC */
88*4882a593Smuzhiyun [ASPEED_CLK_GATE_RVASCLK] = { 25, 9, "rvasclk-gate", NULL, 0 }, /* RVAS */
89*4882a593Smuzhiyun /* Reserved 26 */
90*4882a593Smuzhiyun [ASPEED_CLK_GATE_EMMCCLK] = { 27, 16, "emmcclk-gate", NULL, 0 }, /* For card clk */
91*4882a593Smuzhiyun /* Reserved 28/29/30 */
92*4882a593Smuzhiyun [ASPEED_CLK_GATE_LCLK] = { 32, 32, "lclk-gate", NULL, 0 }, /* LPC */
93*4882a593Smuzhiyun [ASPEED_CLK_GATE_ESPICLK] = { 33, -1, "espiclk-gate", NULL, 0 }, /* eSPI */
94*4882a593Smuzhiyun [ASPEED_CLK_GATE_REF1CLK] = { 34, -1, "ref1clk-gate", "clkin", CLK_IS_CRITICAL },
95*4882a593Smuzhiyun /* Reserved 35 */
96*4882a593Smuzhiyun [ASPEED_CLK_GATE_SDCLK] = { 36, 56, "sdclk-gate", NULL, 0 }, /* SDIO/SD */
97*4882a593Smuzhiyun [ASPEED_CLK_GATE_LHCCLK] = { 37, -1, "lhclk-gate", "lhclk", 0 }, /* LPC master/LPC+ */
98*4882a593Smuzhiyun /* Reserved 38 RSA: no longer used */
99*4882a593Smuzhiyun /* Reserved 39 */
100*4882a593Smuzhiyun [ASPEED_CLK_GATE_I3C0CLK] = { 40, 40, "i3c0clk-gate", NULL, 0 }, /* I3C0 */
101*4882a593Smuzhiyun [ASPEED_CLK_GATE_I3C1CLK] = { 41, 41, "i3c1clk-gate", NULL, 0 }, /* I3C1 */
102*4882a593Smuzhiyun [ASPEED_CLK_GATE_I3C2CLK] = { 42, 42, "i3c2clk-gate", NULL, 0 }, /* I3C2 */
103*4882a593Smuzhiyun [ASPEED_CLK_GATE_I3C3CLK] = { 43, 43, "i3c3clk-gate", NULL, 0 }, /* I3C3 */
104*4882a593Smuzhiyun [ASPEED_CLK_GATE_I3C4CLK] = { 44, 44, "i3c4clk-gate", NULL, 0 }, /* I3C4 */
105*4882a593Smuzhiyun [ASPEED_CLK_GATE_I3C5CLK] = { 45, 45, "i3c5clk-gate", NULL, 0 }, /* I3C5 */
106*4882a593Smuzhiyun [ASPEED_CLK_GATE_I3C6CLK] = { 46, 46, "i3c6clk-gate", NULL, 0 }, /* I3C6 */
107*4882a593Smuzhiyun [ASPEED_CLK_GATE_I3C7CLK] = { 47, 47, "i3c7clk-gate", NULL, 0 }, /* I3C7 */
108*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART1CLK] = { 48, -1, "uart1clk-gate", "uart", 0 }, /* UART1 */
109*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART2CLK] = { 49, -1, "uart2clk-gate", "uart", 0 }, /* UART2 */
110*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART3CLK] = { 50, -1, "uart3clk-gate", "uart", 0 }, /* UART3 */
111*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART4CLK] = { 51, -1, "uart4clk-gate", "uart", 0 }, /* UART4 */
112*4882a593Smuzhiyun [ASPEED_CLK_GATE_MAC3CLK] = { 52, 52, "mac3clk-gate", "mac34", 0 }, /* MAC3 */
113*4882a593Smuzhiyun [ASPEED_CLK_GATE_MAC4CLK] = { 53, 53, "mac4clk-gate", "mac34", 0 }, /* MAC4 */
114*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART6CLK] = { 54, -1, "uart6clk-gate", "uartx", 0 }, /* UART6 */
115*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART7CLK] = { 55, -1, "uart7clk-gate", "uartx", 0 }, /* UART7 */
116*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART8CLK] = { 56, -1, "uart8clk-gate", "uartx", 0 }, /* UART8 */
117*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART9CLK] = { 57, -1, "uart9clk-gate", "uartx", 0 }, /* UART9 */
118*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART10CLK] = { 58, -1, "uart10clk-gate", "uartx", 0 }, /* UART10 */
119*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART11CLK] = { 59, -1, "uart11clk-gate", "uartx", 0 }, /* UART11 */
120*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART12CLK] = { 60, -1, "uart12clk-gate", "uartx", 0 }, /* UART12 */
121*4882a593Smuzhiyun [ASPEED_CLK_GATE_UART13CLK] = { 61, -1, "uart13clk-gate", "uartx", 0 }, /* UART13 */
122*4882a593Smuzhiyun [ASPEED_CLK_GATE_FSICLK] = { 62, 59, "fsiclk-gate", NULL, 0 }, /* FSI */
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static const struct clk_div_table ast2600_eclk_div_table[] = {
126*4882a593Smuzhiyun { 0x0, 2 },
127*4882a593Smuzhiyun { 0x1, 2 },
128*4882a593Smuzhiyun { 0x2, 3 },
129*4882a593Smuzhiyun { 0x3, 4 },
130*4882a593Smuzhiyun { 0x4, 5 },
131*4882a593Smuzhiyun { 0x5, 6 },
132*4882a593Smuzhiyun { 0x6, 7 },
133*4882a593Smuzhiyun { 0x7, 8 },
134*4882a593Smuzhiyun { 0 }
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static const struct clk_div_table ast2600_emmc_extclk_div_table[] = {
138*4882a593Smuzhiyun { 0x0, 2 },
139*4882a593Smuzhiyun { 0x1, 4 },
140*4882a593Smuzhiyun { 0x2, 6 },
141*4882a593Smuzhiyun { 0x3, 8 },
142*4882a593Smuzhiyun { 0x4, 10 },
143*4882a593Smuzhiyun { 0x5, 12 },
144*4882a593Smuzhiyun { 0x6, 14 },
145*4882a593Smuzhiyun { 0x7, 16 },
146*4882a593Smuzhiyun { 0 }
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static const struct clk_div_table ast2600_mac_div_table[] = {
150*4882a593Smuzhiyun { 0x0, 4 },
151*4882a593Smuzhiyun { 0x1, 4 },
152*4882a593Smuzhiyun { 0x2, 6 },
153*4882a593Smuzhiyun { 0x3, 8 },
154*4882a593Smuzhiyun { 0x4, 10 },
155*4882a593Smuzhiyun { 0x5, 12 },
156*4882a593Smuzhiyun { 0x6, 14 },
157*4882a593Smuzhiyun { 0x7, 16 },
158*4882a593Smuzhiyun { 0 }
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const struct clk_div_table ast2600_div_table[] = {
162*4882a593Smuzhiyun { 0x0, 4 },
163*4882a593Smuzhiyun { 0x1, 8 },
164*4882a593Smuzhiyun { 0x2, 12 },
165*4882a593Smuzhiyun { 0x3, 16 },
166*4882a593Smuzhiyun { 0x4, 20 },
167*4882a593Smuzhiyun { 0x5, 24 },
168*4882a593Smuzhiyun { 0x6, 28 },
169*4882a593Smuzhiyun { 0x7, 32 },
170*4882a593Smuzhiyun { 0 }
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* For hpll/dpll/epll/mpll */
ast2600_calc_pll(const char * name,u32 val)174*4882a593Smuzhiyun static struct clk_hw *ast2600_calc_pll(const char *name, u32 val)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun unsigned int mult, div;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (val & BIT(24)) {
179*4882a593Smuzhiyun /* Pass through mode */
180*4882a593Smuzhiyun mult = div = 1;
181*4882a593Smuzhiyun } else {
182*4882a593Smuzhiyun /* F = 25Mhz * [(M + 2) / (n + 1)] / (p + 1) */
183*4882a593Smuzhiyun u32 m = val & 0x1fff;
184*4882a593Smuzhiyun u32 n = (val >> 13) & 0x3f;
185*4882a593Smuzhiyun u32 p = (val >> 19) & 0xf;
186*4882a593Smuzhiyun mult = (m + 1) / (n + 1);
187*4882a593Smuzhiyun div = (p + 1);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun return clk_hw_register_fixed_factor(NULL, name, "clkin", 0,
190*4882a593Smuzhiyun mult, div);
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
ast2600_calc_apll(const char * name,u32 val)193*4882a593Smuzhiyun static struct clk_hw *ast2600_calc_apll(const char *name, u32 val)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun unsigned int mult, div;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (soc_rev >= 2) {
198*4882a593Smuzhiyun if (val & BIT(24)) {
199*4882a593Smuzhiyun /* Pass through mode */
200*4882a593Smuzhiyun mult = div = 1;
201*4882a593Smuzhiyun } else {
202*4882a593Smuzhiyun /* F = 25Mhz * [(m + 1) / (n + 1)] / (p + 1) */
203*4882a593Smuzhiyun u32 m = val & 0x1fff;
204*4882a593Smuzhiyun u32 n = (val >> 13) & 0x3f;
205*4882a593Smuzhiyun u32 p = (val >> 19) & 0xf;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun mult = (m + 1);
208*4882a593Smuzhiyun div = (n + 1) * (p + 1);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun } else {
211*4882a593Smuzhiyun if (val & BIT(20)) {
212*4882a593Smuzhiyun /* Pass through mode */
213*4882a593Smuzhiyun mult = div = 1;
214*4882a593Smuzhiyun } else {
215*4882a593Smuzhiyun /* F = 25Mhz * (2-od) * [(m + 2) / (n + 1)] */
216*4882a593Smuzhiyun u32 m = (val >> 5) & 0x3f;
217*4882a593Smuzhiyun u32 od = (val >> 4) & 0x1;
218*4882a593Smuzhiyun u32 n = val & 0xf;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun mult = (2 - od) * (m + 2);
221*4882a593Smuzhiyun div = n + 1;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun return clk_hw_register_fixed_factor(NULL, name, "clkin", 0,
225*4882a593Smuzhiyun mult, div);
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
get_bit(u8 idx)228*4882a593Smuzhiyun static u32 get_bit(u8 idx)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun return BIT(idx % 32);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
get_reset_reg(struct aspeed_clk_gate * gate)233*4882a593Smuzhiyun static u32 get_reset_reg(struct aspeed_clk_gate *gate)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun if (gate->reset_idx < 32)
236*4882a593Smuzhiyun return ASPEED_G6_RESET_CTRL;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return ASPEED_G6_RESET_CTRL2;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
get_clock_reg(struct aspeed_clk_gate * gate)241*4882a593Smuzhiyun static u32 get_clock_reg(struct aspeed_clk_gate *gate)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun if (gate->clock_idx < 32)
244*4882a593Smuzhiyun return ASPEED_G6_CLK_STOP_CTRL;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun return ASPEED_G6_CLK_STOP_CTRL2;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
aspeed_g6_clk_is_enabled(struct clk_hw * hw)249*4882a593Smuzhiyun static int aspeed_g6_clk_is_enabled(struct clk_hw *hw)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun struct aspeed_clk_gate *gate = to_aspeed_clk_gate(hw);
252*4882a593Smuzhiyun u32 clk = get_bit(gate->clock_idx);
253*4882a593Smuzhiyun u32 rst = get_bit(gate->reset_idx);
254*4882a593Smuzhiyun u32 reg;
255*4882a593Smuzhiyun u32 enval;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /*
258*4882a593Smuzhiyun * If the IP is in reset, treat the clock as not enabled,
259*4882a593Smuzhiyun * this happens with some clocks such as the USB one when
260*4882a593Smuzhiyun * coming from cold reset. Without this, aspeed_clk_enable()
261*4882a593Smuzhiyun * will fail to lift the reset.
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun if (gate->reset_idx >= 0) {
264*4882a593Smuzhiyun regmap_read(gate->map, get_reset_reg(gate), ®);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (reg & rst)
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun regmap_read(gate->map, get_clock_reg(gate), ®);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun enval = (gate->flags & CLK_GATE_SET_TO_DISABLE) ? 0 : clk;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return ((reg & clk) == enval) ? 1 : 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
aspeed_g6_clk_enable(struct clk_hw * hw)277*4882a593Smuzhiyun static int aspeed_g6_clk_enable(struct clk_hw *hw)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun struct aspeed_clk_gate *gate = to_aspeed_clk_gate(hw);
280*4882a593Smuzhiyun unsigned long flags;
281*4882a593Smuzhiyun u32 clk = get_bit(gate->clock_idx);
282*4882a593Smuzhiyun u32 rst = get_bit(gate->reset_idx);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun spin_lock_irqsave(gate->lock, flags);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (aspeed_g6_clk_is_enabled(hw)) {
287*4882a593Smuzhiyun spin_unlock_irqrestore(gate->lock, flags);
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (gate->reset_idx >= 0) {
292*4882a593Smuzhiyun /* Put IP in reset */
293*4882a593Smuzhiyun regmap_write(gate->map, get_reset_reg(gate), rst);
294*4882a593Smuzhiyun /* Delay 100us */
295*4882a593Smuzhiyun udelay(100);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Enable clock */
299*4882a593Smuzhiyun if (gate->flags & CLK_GATE_SET_TO_DISABLE) {
300*4882a593Smuzhiyun /* Clock is clear to enable, so use set to clear register */
301*4882a593Smuzhiyun regmap_write(gate->map, get_clock_reg(gate) + 0x04, clk);
302*4882a593Smuzhiyun } else {
303*4882a593Smuzhiyun /* Clock is set to enable, so use write to set register */
304*4882a593Smuzhiyun regmap_write(gate->map, get_clock_reg(gate), clk);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (gate->reset_idx >= 0) {
308*4882a593Smuzhiyun /* A delay of 10ms is specified by the ASPEED docs */
309*4882a593Smuzhiyun mdelay(10);
310*4882a593Smuzhiyun /* Take IP out of reset */
311*4882a593Smuzhiyun regmap_write(gate->map, get_reset_reg(gate) + 0x4, rst);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun spin_unlock_irqrestore(gate->lock, flags);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
aspeed_g6_clk_disable(struct clk_hw * hw)319*4882a593Smuzhiyun static void aspeed_g6_clk_disable(struct clk_hw *hw)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct aspeed_clk_gate *gate = to_aspeed_clk_gate(hw);
322*4882a593Smuzhiyun unsigned long flags;
323*4882a593Smuzhiyun u32 clk = get_bit(gate->clock_idx);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun spin_lock_irqsave(gate->lock, flags);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (gate->flags & CLK_GATE_SET_TO_DISABLE) {
328*4882a593Smuzhiyun regmap_write(gate->map, get_clock_reg(gate), clk);
329*4882a593Smuzhiyun } else {
330*4882a593Smuzhiyun /* Use set to clear register */
331*4882a593Smuzhiyun regmap_write(gate->map, get_clock_reg(gate) + 0x4, clk);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun spin_unlock_irqrestore(gate->lock, flags);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static const struct clk_ops aspeed_g6_clk_gate_ops = {
338*4882a593Smuzhiyun .enable = aspeed_g6_clk_enable,
339*4882a593Smuzhiyun .disable = aspeed_g6_clk_disable,
340*4882a593Smuzhiyun .is_enabled = aspeed_g6_clk_is_enabled,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
aspeed_g6_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)343*4882a593Smuzhiyun static int aspeed_g6_reset_deassert(struct reset_controller_dev *rcdev,
344*4882a593Smuzhiyun unsigned long id)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun struct aspeed_reset *ar = to_aspeed_reset(rcdev);
347*4882a593Smuzhiyun u32 rst = get_bit(id);
348*4882a593Smuzhiyun u32 reg = id >= 32 ? ASPEED_G6_RESET_CTRL2 : ASPEED_G6_RESET_CTRL;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Use set to clear register */
351*4882a593Smuzhiyun return regmap_write(ar->map, reg + 0x04, rst);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
aspeed_g6_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)354*4882a593Smuzhiyun static int aspeed_g6_reset_assert(struct reset_controller_dev *rcdev,
355*4882a593Smuzhiyun unsigned long id)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun struct aspeed_reset *ar = to_aspeed_reset(rcdev);
358*4882a593Smuzhiyun u32 rst = get_bit(id);
359*4882a593Smuzhiyun u32 reg = id >= 32 ? ASPEED_G6_RESET_CTRL2 : ASPEED_G6_RESET_CTRL;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return regmap_write(ar->map, reg, rst);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
aspeed_g6_reset_status(struct reset_controller_dev * rcdev,unsigned long id)364*4882a593Smuzhiyun static int aspeed_g6_reset_status(struct reset_controller_dev *rcdev,
365*4882a593Smuzhiyun unsigned long id)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct aspeed_reset *ar = to_aspeed_reset(rcdev);
368*4882a593Smuzhiyun int ret;
369*4882a593Smuzhiyun u32 val;
370*4882a593Smuzhiyun u32 rst = get_bit(id);
371*4882a593Smuzhiyun u32 reg = id >= 32 ? ASPEED_G6_RESET_CTRL2 : ASPEED_G6_RESET_CTRL;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun ret = regmap_read(ar->map, reg, &val);
374*4882a593Smuzhiyun if (ret)
375*4882a593Smuzhiyun return ret;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return !!(val & rst);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun static const struct reset_control_ops aspeed_g6_reset_ops = {
381*4882a593Smuzhiyun .assert = aspeed_g6_reset_assert,
382*4882a593Smuzhiyun .deassert = aspeed_g6_reset_deassert,
383*4882a593Smuzhiyun .status = aspeed_g6_reset_status,
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
aspeed_g6_clk_hw_register_gate(struct device * dev,const char * name,const char * parent_name,unsigned long flags,struct regmap * map,u8 clock_idx,u8 reset_idx,u8 clk_gate_flags,spinlock_t * lock)386*4882a593Smuzhiyun static struct clk_hw *aspeed_g6_clk_hw_register_gate(struct device *dev,
387*4882a593Smuzhiyun const char *name, const char *parent_name, unsigned long flags,
388*4882a593Smuzhiyun struct regmap *map, u8 clock_idx, u8 reset_idx,
389*4882a593Smuzhiyun u8 clk_gate_flags, spinlock_t *lock)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun struct aspeed_clk_gate *gate;
392*4882a593Smuzhiyun struct clk_init_data init;
393*4882a593Smuzhiyun struct clk_hw *hw;
394*4882a593Smuzhiyun int ret;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun gate = kzalloc(sizeof(*gate), GFP_KERNEL);
397*4882a593Smuzhiyun if (!gate)
398*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun init.name = name;
401*4882a593Smuzhiyun init.ops = &aspeed_g6_clk_gate_ops;
402*4882a593Smuzhiyun init.flags = flags;
403*4882a593Smuzhiyun init.parent_names = parent_name ? &parent_name : NULL;
404*4882a593Smuzhiyun init.num_parents = parent_name ? 1 : 0;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun gate->map = map;
407*4882a593Smuzhiyun gate->clock_idx = clock_idx;
408*4882a593Smuzhiyun gate->reset_idx = reset_idx;
409*4882a593Smuzhiyun gate->flags = clk_gate_flags;
410*4882a593Smuzhiyun gate->lock = lock;
411*4882a593Smuzhiyun gate->hw.init = &init;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun hw = &gate->hw;
414*4882a593Smuzhiyun ret = clk_hw_register(dev, hw);
415*4882a593Smuzhiyun if (ret) {
416*4882a593Smuzhiyun kfree(gate);
417*4882a593Smuzhiyun hw = ERR_PTR(ret);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return hw;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun static const char *const emmc_extclk_parent_names[] = {
424*4882a593Smuzhiyun "emmc_extclk_hpll_in",
425*4882a593Smuzhiyun "mpll",
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun static const char * const vclk_parent_names[] = {
429*4882a593Smuzhiyun "dpll",
430*4882a593Smuzhiyun "d1pll",
431*4882a593Smuzhiyun "hclk",
432*4882a593Smuzhiyun "mclk",
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun static const char * const d1clk_parent_names[] = {
436*4882a593Smuzhiyun "dpll",
437*4882a593Smuzhiyun "epll",
438*4882a593Smuzhiyun "usb-phy-40m",
439*4882a593Smuzhiyun "gpioc6_clkin",
440*4882a593Smuzhiyun "dp_phy_pll",
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun
aspeed_g6_clk_probe(struct platform_device * pdev)443*4882a593Smuzhiyun static int aspeed_g6_clk_probe(struct platform_device *pdev)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun struct device *dev = &pdev->dev;
446*4882a593Smuzhiyun struct aspeed_reset *ar;
447*4882a593Smuzhiyun struct regmap *map;
448*4882a593Smuzhiyun struct clk_hw *hw;
449*4882a593Smuzhiyun u32 val, rate;
450*4882a593Smuzhiyun int i, ret;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun map = syscon_node_to_regmap(dev->of_node);
453*4882a593Smuzhiyun if (IS_ERR(map)) {
454*4882a593Smuzhiyun dev_err(dev, "no syscon regmap\n");
455*4882a593Smuzhiyun return PTR_ERR(map);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun ar = devm_kzalloc(dev, sizeof(*ar), GFP_KERNEL);
459*4882a593Smuzhiyun if (!ar)
460*4882a593Smuzhiyun return -ENOMEM;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun ar->map = map;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun ar->rcdev.owner = THIS_MODULE;
465*4882a593Smuzhiyun ar->rcdev.nr_resets = 64;
466*4882a593Smuzhiyun ar->rcdev.ops = &aspeed_g6_reset_ops;
467*4882a593Smuzhiyun ar->rcdev.of_node = dev->of_node;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun ret = devm_reset_controller_register(dev, &ar->rcdev);
470*4882a593Smuzhiyun if (ret) {
471*4882a593Smuzhiyun dev_err(dev, "could not register reset controller\n");
472*4882a593Smuzhiyun return ret;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* UART clock div13 setting */
476*4882a593Smuzhiyun regmap_read(map, ASPEED_G6_MISC_CTRL, &val);
477*4882a593Smuzhiyun if (val & UART_DIV13_EN)
478*4882a593Smuzhiyun rate = 24000000 / 13;
479*4882a593Smuzhiyun else
480*4882a593Smuzhiyun rate = 24000000;
481*4882a593Smuzhiyun hw = clk_hw_register_fixed_rate(dev, "uart", NULL, 0, rate);
482*4882a593Smuzhiyun if (IS_ERR(hw))
483*4882a593Smuzhiyun return PTR_ERR(hw);
484*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_UART] = hw;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* UART6~13 clock div13 setting */
487*4882a593Smuzhiyun regmap_read(map, 0x80, &val);
488*4882a593Smuzhiyun if (val & BIT(31))
489*4882a593Smuzhiyun rate = 24000000 / 13;
490*4882a593Smuzhiyun else
491*4882a593Smuzhiyun rate = 24000000;
492*4882a593Smuzhiyun hw = clk_hw_register_fixed_rate(dev, "uartx", NULL, 0, rate);
493*4882a593Smuzhiyun if (IS_ERR(hw))
494*4882a593Smuzhiyun return PTR_ERR(hw);
495*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_UARTX] = hw;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* EMMC ext clock */
498*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(dev, "emmc_extclk_hpll_in", "hpll",
499*4882a593Smuzhiyun 0, 1, 2);
500*4882a593Smuzhiyun if (IS_ERR(hw))
501*4882a593Smuzhiyun return PTR_ERR(hw);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun hw = clk_hw_register_mux(dev, "emmc_extclk_mux",
504*4882a593Smuzhiyun emmc_extclk_parent_names,
505*4882a593Smuzhiyun ARRAY_SIZE(emmc_extclk_parent_names), 0,
506*4882a593Smuzhiyun scu_g6_base + ASPEED_G6_CLK_SELECTION1, 11, 1,
507*4882a593Smuzhiyun 0, &aspeed_g6_clk_lock);
508*4882a593Smuzhiyun if (IS_ERR(hw))
509*4882a593Smuzhiyun return PTR_ERR(hw);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun hw = clk_hw_register_gate(dev, "emmc_extclk_gate", "emmc_extclk_mux",
512*4882a593Smuzhiyun 0, scu_g6_base + ASPEED_G6_CLK_SELECTION1,
513*4882a593Smuzhiyun 15, 0, &aspeed_g6_clk_lock);
514*4882a593Smuzhiyun if (IS_ERR(hw))
515*4882a593Smuzhiyun return PTR_ERR(hw);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun hw = clk_hw_register_divider_table(dev, "emmc_extclk",
518*4882a593Smuzhiyun "emmc_extclk_gate", 0,
519*4882a593Smuzhiyun scu_g6_base +
520*4882a593Smuzhiyun ASPEED_G6_CLK_SELECTION1, 12,
521*4882a593Smuzhiyun 3, 0, ast2600_emmc_extclk_div_table,
522*4882a593Smuzhiyun &aspeed_g6_clk_lock);
523*4882a593Smuzhiyun if (IS_ERR(hw))
524*4882a593Smuzhiyun return PTR_ERR(hw);
525*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_EMMC] = hw;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* SD/SDIO clock divider and gate */
528*4882a593Smuzhiyun hw = clk_hw_register_gate(dev, "sd_extclk_gate", "hpll", 0,
529*4882a593Smuzhiyun scu_g6_base + ASPEED_G6_CLK_SELECTION4, 31, 0,
530*4882a593Smuzhiyun &aspeed_g6_clk_lock);
531*4882a593Smuzhiyun if (IS_ERR(hw))
532*4882a593Smuzhiyun return PTR_ERR(hw);
533*4882a593Smuzhiyun hw = clk_hw_register_divider_table(dev, "sd_extclk", "sd_extclk_gate",
534*4882a593Smuzhiyun 0, scu_g6_base + ASPEED_G6_CLK_SELECTION4, 28, 3, 0,
535*4882a593Smuzhiyun ast2600_div_table,
536*4882a593Smuzhiyun &aspeed_g6_clk_lock);
537*4882a593Smuzhiyun if (IS_ERR(hw))
538*4882a593Smuzhiyun return PTR_ERR(hw);
539*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_SDIO] = hw;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* MAC1/2 RMII 50MHz RCLK */
542*4882a593Smuzhiyun hw = clk_hw_register_fixed_rate(dev, "mac12rclk", "hpll", 0, 50000000);
543*4882a593Smuzhiyun if (IS_ERR(hw))
544*4882a593Smuzhiyun return PTR_ERR(hw);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* MAC1/2 AHB bus clock divider */
547*4882a593Smuzhiyun hw = clk_hw_register_divider_table(dev, "mac12", "hpll", 0,
548*4882a593Smuzhiyun scu_g6_base + ASPEED_G6_CLK_SELECTION1, 16, 3, 0,
549*4882a593Smuzhiyun ast2600_mac_div_table,
550*4882a593Smuzhiyun &aspeed_g6_clk_lock);
551*4882a593Smuzhiyun if (IS_ERR(hw))
552*4882a593Smuzhiyun return PTR_ERR(hw);
553*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_MAC12] = hw;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* RMII1 50MHz (RCLK) output enable */
556*4882a593Smuzhiyun hw = clk_hw_register_gate(dev, "mac1rclk", "mac12rclk", 0,
557*4882a593Smuzhiyun scu_g6_base + ASPEED_MAC12_CLK_DLY, 29, 0,
558*4882a593Smuzhiyun &aspeed_g6_clk_lock);
559*4882a593Smuzhiyun if (IS_ERR(hw))
560*4882a593Smuzhiyun return PTR_ERR(hw);
561*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_MAC1RCLK] = hw;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* RMII2 50MHz (RCLK) output enable */
564*4882a593Smuzhiyun hw = clk_hw_register_gate(dev, "mac2rclk", "mac12rclk", 0,
565*4882a593Smuzhiyun scu_g6_base + ASPEED_MAC12_CLK_DLY, 30, 0,
566*4882a593Smuzhiyun &aspeed_g6_clk_lock);
567*4882a593Smuzhiyun if (IS_ERR(hw))
568*4882a593Smuzhiyun return PTR_ERR(hw);
569*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_MAC2RCLK] = hw;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* MAC1/2 RMII 50MHz RCLK */
572*4882a593Smuzhiyun hw = clk_hw_register_fixed_rate(dev, "mac34rclk", "hclk", 0, 50000000);
573*4882a593Smuzhiyun if (IS_ERR(hw))
574*4882a593Smuzhiyun return PTR_ERR(hw);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* MAC3/4 AHB bus clock divider */
577*4882a593Smuzhiyun hw = clk_hw_register_divider_table(dev, "mac34", "hpll", 0,
578*4882a593Smuzhiyun scu_g6_base + 0x310, 24, 3, 0,
579*4882a593Smuzhiyun ast2600_mac_div_table,
580*4882a593Smuzhiyun &aspeed_g6_clk_lock);
581*4882a593Smuzhiyun if (IS_ERR(hw))
582*4882a593Smuzhiyun return PTR_ERR(hw);
583*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_MAC34] = hw;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* RMII3 50MHz (RCLK) output enable */
586*4882a593Smuzhiyun hw = clk_hw_register_gate(dev, "mac3rclk", "mac34rclk", 0,
587*4882a593Smuzhiyun scu_g6_base + ASPEED_MAC34_CLK_DLY, 29, 0,
588*4882a593Smuzhiyun &aspeed_g6_clk_lock);
589*4882a593Smuzhiyun if (IS_ERR(hw))
590*4882a593Smuzhiyun return PTR_ERR(hw);
591*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_MAC3RCLK] = hw;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* RMII4 50MHz (RCLK) output enable */
594*4882a593Smuzhiyun hw = clk_hw_register_gate(dev, "mac4rclk", "mac34rclk", 0,
595*4882a593Smuzhiyun scu_g6_base + ASPEED_MAC34_CLK_DLY, 30, 0,
596*4882a593Smuzhiyun &aspeed_g6_clk_lock);
597*4882a593Smuzhiyun if (IS_ERR(hw))
598*4882a593Smuzhiyun return PTR_ERR(hw);
599*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_MAC4RCLK] = hw;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* LPC Host (LHCLK) clock divider */
602*4882a593Smuzhiyun hw = clk_hw_register_divider_table(dev, "lhclk", "hpll", 0,
603*4882a593Smuzhiyun scu_g6_base + ASPEED_G6_CLK_SELECTION1, 20, 3, 0,
604*4882a593Smuzhiyun ast2600_div_table,
605*4882a593Smuzhiyun &aspeed_g6_clk_lock);
606*4882a593Smuzhiyun if (IS_ERR(hw))
607*4882a593Smuzhiyun return PTR_ERR(hw);
608*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_LHCLK] = hw;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* gfx d1clk : use dp clk */
611*4882a593Smuzhiyun regmap_update_bits(map, ASPEED_G6_CLK_SELECTION1, GENMASK(10, 8), BIT(10));
612*4882a593Smuzhiyun /* SoC Display clock selection */
613*4882a593Smuzhiyun hw = clk_hw_register_mux(dev, "d1clk", d1clk_parent_names,
614*4882a593Smuzhiyun ARRAY_SIZE(d1clk_parent_names), 0,
615*4882a593Smuzhiyun scu_g6_base + ASPEED_G6_CLK_SELECTION1, 8, 3, 0,
616*4882a593Smuzhiyun &aspeed_g6_clk_lock);
617*4882a593Smuzhiyun if (IS_ERR(hw))
618*4882a593Smuzhiyun return PTR_ERR(hw);
619*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_D1CLK] = hw;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /* d1 clk div 0x308[17:15] x [14:12] - 8,7,6,5,4,3,2,1 */
622*4882a593Smuzhiyun regmap_write(map, 0x308, 0x12000); /* 3x3 = 9 */
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /* P-Bus (BCLK) clock divider */
625*4882a593Smuzhiyun hw = clk_hw_register_divider_table(dev, "bclk", "epll", 0,
626*4882a593Smuzhiyun scu_g6_base + ASPEED_G6_CLK_SELECTION1, 20, 3, 0,
627*4882a593Smuzhiyun ast2600_div_table,
628*4882a593Smuzhiyun &aspeed_g6_clk_lock);
629*4882a593Smuzhiyun if (IS_ERR(hw))
630*4882a593Smuzhiyun return PTR_ERR(hw);
631*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_BCLK] = hw;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* Video Capture clock selection */
634*4882a593Smuzhiyun hw = clk_hw_register_mux(dev, "vclk", vclk_parent_names,
635*4882a593Smuzhiyun ARRAY_SIZE(vclk_parent_names), 0,
636*4882a593Smuzhiyun scu_g6_base + ASPEED_G6_CLK_SELECTION2, 12, 3, 0,
637*4882a593Smuzhiyun &aspeed_g6_clk_lock);
638*4882a593Smuzhiyun if (IS_ERR(hw))
639*4882a593Smuzhiyun return PTR_ERR(hw);
640*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_VCLK] = hw;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* Video Engine clock divider */
643*4882a593Smuzhiyun hw = clk_hw_register_divider_table(dev, "eclk", NULL, 0,
644*4882a593Smuzhiyun scu_g6_base + ASPEED_G6_CLK_SELECTION1, 28, 3, 0,
645*4882a593Smuzhiyun ast2600_eclk_div_table,
646*4882a593Smuzhiyun &aspeed_g6_clk_lock);
647*4882a593Smuzhiyun if (IS_ERR(hw))
648*4882a593Smuzhiyun return PTR_ERR(hw);
649*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_ECLK] = hw;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(aspeed_g6_gates); i++) {
652*4882a593Smuzhiyun const struct aspeed_gate_data *gd = &aspeed_g6_gates[i];
653*4882a593Smuzhiyun u32 gate_flags;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /*
656*4882a593Smuzhiyun * Special case: the USB port 1 clock (bit 14) is always
657*4882a593Smuzhiyun * working the opposite way from the other ones.
658*4882a593Smuzhiyun */
659*4882a593Smuzhiyun gate_flags = (gd->clock_idx == 14) ? 0 : CLK_GATE_SET_TO_DISABLE;
660*4882a593Smuzhiyun hw = aspeed_g6_clk_hw_register_gate(dev,
661*4882a593Smuzhiyun gd->name,
662*4882a593Smuzhiyun gd->parent_name,
663*4882a593Smuzhiyun gd->flags,
664*4882a593Smuzhiyun map,
665*4882a593Smuzhiyun gd->clock_idx,
666*4882a593Smuzhiyun gd->reset_idx,
667*4882a593Smuzhiyun gate_flags,
668*4882a593Smuzhiyun &aspeed_g6_clk_lock);
669*4882a593Smuzhiyun if (IS_ERR(hw))
670*4882a593Smuzhiyun return PTR_ERR(hw);
671*4882a593Smuzhiyun aspeed_g6_clk_data->hws[i] = hw;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun return 0;
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun static const struct of_device_id aspeed_g6_clk_dt_ids[] = {
678*4882a593Smuzhiyun { .compatible = "aspeed,ast2600-scu" },
679*4882a593Smuzhiyun { }
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun static struct platform_driver aspeed_g6_clk_driver = {
683*4882a593Smuzhiyun .probe = aspeed_g6_clk_probe,
684*4882a593Smuzhiyun .driver = {
685*4882a593Smuzhiyun .name = "ast2600-clk",
686*4882a593Smuzhiyun .of_match_table = aspeed_g6_clk_dt_ids,
687*4882a593Smuzhiyun .suppress_bind_attrs = true,
688*4882a593Smuzhiyun },
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun builtin_platform_driver(aspeed_g6_clk_driver);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static const u32 ast2600_a0_axi_ahb_div_table[] = {
693*4882a593Smuzhiyun 2, 2, 3, 5,
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun static const u32 ast2600_a1_axi_ahb_div0_tbl[] = {
697*4882a593Smuzhiyun 3, 2, 3, 4,
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun static const u32 ast2600_a1_axi_ahb_div1_tbl[] = {
701*4882a593Smuzhiyun 3, 4, 6, 8,
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun static const u32 ast2600_a1_axi_ahb200_tbl[] = {
705*4882a593Smuzhiyun 3, 4, 3, 4, 2, 2, 2, 2,
706*4882a593Smuzhiyun };
707*4882a593Smuzhiyun
aspeed_g6_cc(struct regmap * map)708*4882a593Smuzhiyun static void __init aspeed_g6_cc(struct regmap *map)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct clk_hw *hw;
711*4882a593Smuzhiyun u32 val, div, divbits, axi_div, ahb_div;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun clk_hw_register_fixed_rate(NULL, "clkin", NULL, 0, 25000000);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /*
716*4882a593Smuzhiyun * High-speed PLL clock derived from the crystal. This the CPU clock,
717*4882a593Smuzhiyun * and we assume that it is enabled
718*4882a593Smuzhiyun */
719*4882a593Smuzhiyun regmap_read(map, ASPEED_HPLL_PARAM, &val);
720*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_HPLL] = ast2600_calc_pll("hpll", val);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun regmap_read(map, ASPEED_MPLL_PARAM, &val);
723*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_MPLL] = ast2600_calc_pll("mpll", val);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun regmap_read(map, ASPEED_DPLL_PARAM, &val);
726*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_DPLL] = ast2600_calc_pll("dpll", val);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun regmap_read(map, ASPEED_EPLL_PARAM, &val);
729*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_EPLL] = ast2600_calc_pll("epll", val);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun regmap_read(map, ASPEED_APLL_PARAM, &val);
732*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_APLL] = ast2600_calc_apll("apll", val);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /* Strap bits 12:11 define the AXI/AHB clock frequency ratio (aka HCLK)*/
735*4882a593Smuzhiyun regmap_read(map, ASPEED_G6_STRAP1, &val);
736*4882a593Smuzhiyun if (val & BIT(16))
737*4882a593Smuzhiyun axi_div = 1;
738*4882a593Smuzhiyun else
739*4882a593Smuzhiyun axi_div = 2;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun divbits = (val >> 11) & 0x3;
742*4882a593Smuzhiyun if (soc_rev >= 1) {
743*4882a593Smuzhiyun if (!divbits) {
744*4882a593Smuzhiyun ahb_div = ast2600_a1_axi_ahb200_tbl[(val >> 8) & 0x3];
745*4882a593Smuzhiyun if (val & BIT(16))
746*4882a593Smuzhiyun ahb_div *= 2;
747*4882a593Smuzhiyun } else {
748*4882a593Smuzhiyun if (val & BIT(16))
749*4882a593Smuzhiyun ahb_div = ast2600_a1_axi_ahb_div1_tbl[divbits];
750*4882a593Smuzhiyun else
751*4882a593Smuzhiyun ahb_div = ast2600_a1_axi_ahb_div0_tbl[divbits];
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun } else {
754*4882a593Smuzhiyun ahb_div = ast2600_a0_axi_ahb_div_table[(val >> 11) & 0x3];
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(NULL, "ahb", "hpll", 0, 1, axi_div * ahb_div);
758*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_AHB] = hw;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun regmap_read(map, ASPEED_G6_CLK_SELECTION1, &val);
761*4882a593Smuzhiyun val = (val >> 23) & 0x7;
762*4882a593Smuzhiyun div = 4 * (val + 1);
763*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(NULL, "apb1", "hpll", 0, 1, div);
764*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_APB1] = hw;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun regmap_read(map, ASPEED_G6_CLK_SELECTION4, &val);
767*4882a593Smuzhiyun val = (val >> 9) & 0x7;
768*4882a593Smuzhiyun div = 2 * (val + 1);
769*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(NULL, "apb2", "ahb", 0, 1, div);
770*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_APB2] = hw;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /* USB 2.0 port1 phy 40MHz clock */
773*4882a593Smuzhiyun hw = clk_hw_register_fixed_rate(NULL, "usb-phy-40m", NULL, 0, 40000000);
774*4882a593Smuzhiyun aspeed_g6_clk_data->hws[ASPEED_CLK_USBPHY_40M] = hw;
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun
aspeed_g6_cc_init(struct device_node * np)777*4882a593Smuzhiyun static void __init aspeed_g6_cc_init(struct device_node *np)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun struct regmap *map;
780*4882a593Smuzhiyun int ret;
781*4882a593Smuzhiyun int i;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun scu_g6_base = of_iomap(np, 0);
784*4882a593Smuzhiyun if (!scu_g6_base)
785*4882a593Smuzhiyun return;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun soc_rev = (readl(scu_g6_base + ASPEED_G6_SILICON_REV) & CHIP_REVISION_ID) >> 16;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun aspeed_g6_clk_data = kzalloc(struct_size(aspeed_g6_clk_data, hws,
790*4882a593Smuzhiyun ASPEED_G6_NUM_CLKS), GFP_KERNEL);
791*4882a593Smuzhiyun if (!aspeed_g6_clk_data)
792*4882a593Smuzhiyun return;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /*
795*4882a593Smuzhiyun * This way all clocks fetched before the platform device probes,
796*4882a593Smuzhiyun * except those we assign here for early use, will be deferred.
797*4882a593Smuzhiyun */
798*4882a593Smuzhiyun for (i = 0; i < ASPEED_G6_NUM_CLKS; i++)
799*4882a593Smuzhiyun aspeed_g6_clk_data->hws[i] = ERR_PTR(-EPROBE_DEFER);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /*
802*4882a593Smuzhiyun * We check that the regmap works on this very first access,
803*4882a593Smuzhiyun * but as this is an MMIO-backed regmap, subsequent regmap
804*4882a593Smuzhiyun * access is not going to fail and we skip error checks from
805*4882a593Smuzhiyun * this point.
806*4882a593Smuzhiyun */
807*4882a593Smuzhiyun map = syscon_node_to_regmap(np);
808*4882a593Smuzhiyun if (IS_ERR(map)) {
809*4882a593Smuzhiyun pr_err("no syscon regmap\n");
810*4882a593Smuzhiyun return;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun aspeed_g6_cc(map);
814*4882a593Smuzhiyun aspeed_g6_clk_data->num = ASPEED_G6_NUM_CLKS;
815*4882a593Smuzhiyun ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get, aspeed_g6_clk_data);
816*4882a593Smuzhiyun if (ret)
817*4882a593Smuzhiyun pr_err("failed to add DT provider: %d\n", ret);
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(aspeed_cc_g6, "aspeed,ast2600-scu", aspeed_g6_cc_init);
820