1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 Marvell Technology Group Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Alexandre Belloni <alexandre.belloni@free-electrons.com>
6*4882a593Smuzhiyun * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <dt-bindings/clock/berlin2q.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "berlin2-div.h"
20*4882a593Smuzhiyun #include "berlin2-pll.h"
21*4882a593Smuzhiyun #include "common.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define REG_PINMUX0 0x0018
24*4882a593Smuzhiyun #define REG_PINMUX5 0x002c
25*4882a593Smuzhiyun #define REG_SYSPLLCTL0 0x0030
26*4882a593Smuzhiyun #define REG_SYSPLLCTL4 0x0040
27*4882a593Smuzhiyun #define REG_CLKENABLE 0x00e8
28*4882a593Smuzhiyun #define REG_CLKSELECT0 0x00ec
29*4882a593Smuzhiyun #define REG_CLKSELECT1 0x00f0
30*4882a593Smuzhiyun #define REG_CLKSELECT2 0x00f4
31*4882a593Smuzhiyun #define REG_CLKSWITCH0 0x00f8
32*4882a593Smuzhiyun #define REG_CLKSWITCH1 0x00fc
33*4882a593Smuzhiyun #define REG_SW_GENERIC0 0x0110
34*4882a593Smuzhiyun #define REG_SW_GENERIC3 0x011c
35*4882a593Smuzhiyun #define REG_SDIO0XIN_CLKCTL 0x0158
36*4882a593Smuzhiyun #define REG_SDIO1XIN_CLKCTL 0x015c
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define MAX_CLKS 28
39*4882a593Smuzhiyun static struct clk_hw_onecell_data *clk_data;
40*4882a593Smuzhiyun static DEFINE_SPINLOCK(lock);
41*4882a593Smuzhiyun static void __iomem *gbase;
42*4882a593Smuzhiyun static void __iomem *cpupll_base;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun enum {
45*4882a593Smuzhiyun REFCLK,
46*4882a593Smuzhiyun SYSPLL, CPUPLL,
47*4882a593Smuzhiyun AVPLL_B1, AVPLL_B2, AVPLL_B3, AVPLL_B4,
48*4882a593Smuzhiyun AVPLL_B5, AVPLL_B6, AVPLL_B7, AVPLL_B8,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static const char *clk_names[] = {
52*4882a593Smuzhiyun [REFCLK] = "refclk",
53*4882a593Smuzhiyun [SYSPLL] = "syspll",
54*4882a593Smuzhiyun [CPUPLL] = "cpupll",
55*4882a593Smuzhiyun [AVPLL_B1] = "avpll_b1",
56*4882a593Smuzhiyun [AVPLL_B2] = "avpll_b2",
57*4882a593Smuzhiyun [AVPLL_B3] = "avpll_b3",
58*4882a593Smuzhiyun [AVPLL_B4] = "avpll_b4",
59*4882a593Smuzhiyun [AVPLL_B5] = "avpll_b5",
60*4882a593Smuzhiyun [AVPLL_B6] = "avpll_b6",
61*4882a593Smuzhiyun [AVPLL_B7] = "avpll_b7",
62*4882a593Smuzhiyun [AVPLL_B8] = "avpll_b8",
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const struct berlin2_pll_map bg2q_pll_map __initconst = {
66*4882a593Smuzhiyun .vcodiv = {1, 0, 2, 0, 3, 4, 0, 6, 8},
67*4882a593Smuzhiyun .mult = 1,
68*4882a593Smuzhiyun .fbdiv_shift = 7,
69*4882a593Smuzhiyun .rfdiv_shift = 2,
70*4882a593Smuzhiyun .divsel_shift = 9,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static const u8 default_parent_ids[] = {
74*4882a593Smuzhiyun SYSPLL, AVPLL_B4, AVPLL_B5, AVPLL_B6, AVPLL_B7, SYSPLL
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const struct berlin2_div_data bg2q_divs[] __initconst = {
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun .name = "sys",
80*4882a593Smuzhiyun .parent_ids = default_parent_ids,
81*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
82*4882a593Smuzhiyun .map = {
83*4882a593Smuzhiyun BERLIN2_DIV_GATE(REG_CLKENABLE, 0),
84*4882a593Smuzhiyun BERLIN2_PLL_SELECT(REG_CLKSELECT0, 0),
85*4882a593Smuzhiyun BERLIN2_DIV_SELECT(REG_CLKSELECT0, 3),
86*4882a593Smuzhiyun BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 3),
87*4882a593Smuzhiyun BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 4),
88*4882a593Smuzhiyun BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 5),
89*4882a593Smuzhiyun },
90*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
91*4882a593Smuzhiyun .flags = CLK_IGNORE_UNUSED,
92*4882a593Smuzhiyun },
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun .name = "drmfigo",
95*4882a593Smuzhiyun .parent_ids = default_parent_ids,
96*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
97*4882a593Smuzhiyun .map = {
98*4882a593Smuzhiyun BERLIN2_DIV_GATE(REG_CLKENABLE, 17),
99*4882a593Smuzhiyun BERLIN2_PLL_SELECT(REG_CLKSELECT0, 6),
100*4882a593Smuzhiyun BERLIN2_DIV_SELECT(REG_CLKSELECT0, 9),
101*4882a593Smuzhiyun BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 6),
102*4882a593Smuzhiyun BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 7),
103*4882a593Smuzhiyun BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 8),
104*4882a593Smuzhiyun },
105*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
106*4882a593Smuzhiyun .flags = 0,
107*4882a593Smuzhiyun },
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun .name = "cfg",
110*4882a593Smuzhiyun .parent_ids = default_parent_ids,
111*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
112*4882a593Smuzhiyun .map = {
113*4882a593Smuzhiyun BERLIN2_DIV_GATE(REG_CLKENABLE, 1),
114*4882a593Smuzhiyun BERLIN2_PLL_SELECT(REG_CLKSELECT0, 12),
115*4882a593Smuzhiyun BERLIN2_DIV_SELECT(REG_CLKSELECT0, 15),
116*4882a593Smuzhiyun BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 9),
117*4882a593Smuzhiyun BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 10),
118*4882a593Smuzhiyun BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 11),
119*4882a593Smuzhiyun },
120*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
121*4882a593Smuzhiyun .flags = 0,
122*4882a593Smuzhiyun },
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun .name = "gfx2d",
125*4882a593Smuzhiyun .parent_ids = default_parent_ids,
126*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
127*4882a593Smuzhiyun .map = {
128*4882a593Smuzhiyun BERLIN2_DIV_GATE(REG_CLKENABLE, 4),
129*4882a593Smuzhiyun BERLIN2_PLL_SELECT(REG_CLKSELECT0, 18),
130*4882a593Smuzhiyun BERLIN2_DIV_SELECT(REG_CLKSELECT0, 21),
131*4882a593Smuzhiyun BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 12),
132*4882a593Smuzhiyun BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 13),
133*4882a593Smuzhiyun BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 14),
134*4882a593Smuzhiyun },
135*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
136*4882a593Smuzhiyun .flags = 0,
137*4882a593Smuzhiyun },
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun .name = "zsp",
140*4882a593Smuzhiyun .parent_ids = default_parent_ids,
141*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
142*4882a593Smuzhiyun .map = {
143*4882a593Smuzhiyun BERLIN2_DIV_GATE(REG_CLKENABLE, 6),
144*4882a593Smuzhiyun BERLIN2_PLL_SELECT(REG_CLKSELECT0, 24),
145*4882a593Smuzhiyun BERLIN2_DIV_SELECT(REG_CLKSELECT0, 27),
146*4882a593Smuzhiyun BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 15),
147*4882a593Smuzhiyun BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 16),
148*4882a593Smuzhiyun BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 17),
149*4882a593Smuzhiyun },
150*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
151*4882a593Smuzhiyun .flags = 0,
152*4882a593Smuzhiyun },
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun .name = "perif",
155*4882a593Smuzhiyun .parent_ids = default_parent_ids,
156*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
157*4882a593Smuzhiyun .map = {
158*4882a593Smuzhiyun BERLIN2_DIV_GATE(REG_CLKENABLE, 7),
159*4882a593Smuzhiyun BERLIN2_PLL_SELECT(REG_CLKSELECT1, 0),
160*4882a593Smuzhiyun BERLIN2_DIV_SELECT(REG_CLKSELECT1, 3),
161*4882a593Smuzhiyun BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 18),
162*4882a593Smuzhiyun BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 19),
163*4882a593Smuzhiyun BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 20),
164*4882a593Smuzhiyun },
165*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
166*4882a593Smuzhiyun .flags = CLK_IGNORE_UNUSED,
167*4882a593Smuzhiyun },
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun .name = "pcube",
170*4882a593Smuzhiyun .parent_ids = default_parent_ids,
171*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
172*4882a593Smuzhiyun .map = {
173*4882a593Smuzhiyun BERLIN2_DIV_GATE(REG_CLKENABLE, 2),
174*4882a593Smuzhiyun BERLIN2_PLL_SELECT(REG_CLKSELECT1, 6),
175*4882a593Smuzhiyun BERLIN2_DIV_SELECT(REG_CLKSELECT1, 9),
176*4882a593Smuzhiyun BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 21),
177*4882a593Smuzhiyun BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 22),
178*4882a593Smuzhiyun BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 23),
179*4882a593Smuzhiyun },
180*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
181*4882a593Smuzhiyun .flags = 0,
182*4882a593Smuzhiyun },
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun .name = "vscope",
185*4882a593Smuzhiyun .parent_ids = default_parent_ids,
186*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
187*4882a593Smuzhiyun .map = {
188*4882a593Smuzhiyun BERLIN2_DIV_GATE(REG_CLKENABLE, 3),
189*4882a593Smuzhiyun BERLIN2_PLL_SELECT(REG_CLKSELECT1, 12),
190*4882a593Smuzhiyun BERLIN2_DIV_SELECT(REG_CLKSELECT1, 15),
191*4882a593Smuzhiyun BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 24),
192*4882a593Smuzhiyun BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 25),
193*4882a593Smuzhiyun BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 26),
194*4882a593Smuzhiyun },
195*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
196*4882a593Smuzhiyun .flags = 0,
197*4882a593Smuzhiyun },
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun .name = "nfc_ecc",
200*4882a593Smuzhiyun .parent_ids = default_parent_ids,
201*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
202*4882a593Smuzhiyun .map = {
203*4882a593Smuzhiyun BERLIN2_DIV_GATE(REG_CLKENABLE, 19),
204*4882a593Smuzhiyun BERLIN2_PLL_SELECT(REG_CLKSELECT1, 18),
205*4882a593Smuzhiyun BERLIN2_DIV_SELECT(REG_CLKSELECT1, 21),
206*4882a593Smuzhiyun BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 27),
207*4882a593Smuzhiyun BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 28),
208*4882a593Smuzhiyun BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH0, 29),
209*4882a593Smuzhiyun },
210*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
211*4882a593Smuzhiyun .flags = 0,
212*4882a593Smuzhiyun },
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun .name = "vpp",
215*4882a593Smuzhiyun .parent_ids = default_parent_ids,
216*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
217*4882a593Smuzhiyun .map = {
218*4882a593Smuzhiyun BERLIN2_DIV_GATE(REG_CLKENABLE, 21),
219*4882a593Smuzhiyun BERLIN2_PLL_SELECT(REG_CLKSELECT1, 24),
220*4882a593Smuzhiyun BERLIN2_DIV_SELECT(REG_CLKSELECT1, 27),
221*4882a593Smuzhiyun BERLIN2_PLL_SWITCH(REG_CLKSWITCH0, 30),
222*4882a593Smuzhiyun BERLIN2_DIV_SWITCH(REG_CLKSWITCH0, 31),
223*4882a593Smuzhiyun BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 0),
224*4882a593Smuzhiyun },
225*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
226*4882a593Smuzhiyun .flags = 0,
227*4882a593Smuzhiyun },
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun .name = "app",
230*4882a593Smuzhiyun .parent_ids = default_parent_ids,
231*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
232*4882a593Smuzhiyun .map = {
233*4882a593Smuzhiyun BERLIN2_DIV_GATE(REG_CLKENABLE, 20),
234*4882a593Smuzhiyun BERLIN2_PLL_SELECT(REG_CLKSELECT2, 0),
235*4882a593Smuzhiyun BERLIN2_DIV_SELECT(REG_CLKSELECT2, 3),
236*4882a593Smuzhiyun BERLIN2_PLL_SWITCH(REG_CLKSWITCH1, 1),
237*4882a593Smuzhiyun BERLIN2_DIV_SWITCH(REG_CLKSWITCH1, 2),
238*4882a593Smuzhiyun BERLIN2_DIV_D3SWITCH(REG_CLKSWITCH1, 3),
239*4882a593Smuzhiyun },
240*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
241*4882a593Smuzhiyun .flags = 0,
242*4882a593Smuzhiyun },
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun .name = "sdio0xin",
245*4882a593Smuzhiyun .parent_ids = default_parent_ids,
246*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
247*4882a593Smuzhiyun .map = {
248*4882a593Smuzhiyun BERLIN2_SINGLE_DIV(REG_SDIO0XIN_CLKCTL),
249*4882a593Smuzhiyun },
250*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
251*4882a593Smuzhiyun .flags = 0,
252*4882a593Smuzhiyun },
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun .name = "sdio1xin",
255*4882a593Smuzhiyun .parent_ids = default_parent_ids,
256*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(default_parent_ids),
257*4882a593Smuzhiyun .map = {
258*4882a593Smuzhiyun BERLIN2_SINGLE_DIV(REG_SDIO1XIN_CLKCTL),
259*4882a593Smuzhiyun },
260*4882a593Smuzhiyun .div_flags = BERLIN2_DIV_HAS_GATE | BERLIN2_DIV_HAS_MUX,
261*4882a593Smuzhiyun .flags = 0,
262*4882a593Smuzhiyun },
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static const struct berlin2_gate_data bg2q_gates[] __initconst = {
266*4882a593Smuzhiyun { "gfx2daxi", "perif", 5 },
267*4882a593Smuzhiyun { "geth0", "perif", 8 },
268*4882a593Smuzhiyun { "sata", "perif", 9 },
269*4882a593Smuzhiyun { "ahbapb", "perif", 10, CLK_IGNORE_UNUSED },
270*4882a593Smuzhiyun { "usb0", "perif", 11 },
271*4882a593Smuzhiyun { "usb1", "perif", 12 },
272*4882a593Smuzhiyun { "usb2", "perif", 13 },
273*4882a593Smuzhiyun { "usb3", "perif", 14 },
274*4882a593Smuzhiyun { "pbridge", "perif", 15, CLK_IGNORE_UNUSED },
275*4882a593Smuzhiyun { "sdio", "perif", 16 },
276*4882a593Smuzhiyun { "nfc", "perif", 18 },
277*4882a593Smuzhiyun { "pcie", "perif", 22 },
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
berlin2q_clock_setup(struct device_node * np)280*4882a593Smuzhiyun static void __init berlin2q_clock_setup(struct device_node *np)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct device_node *parent_np = of_get_parent(np);
283*4882a593Smuzhiyun const char *parent_names[9];
284*4882a593Smuzhiyun struct clk *clk;
285*4882a593Smuzhiyun struct clk_hw **hws;
286*4882a593Smuzhiyun int n, ret;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun clk_data = kzalloc(struct_size(clk_data, hws, MAX_CLKS), GFP_KERNEL);
289*4882a593Smuzhiyun if (!clk_data) {
290*4882a593Smuzhiyun of_node_put(parent_np);
291*4882a593Smuzhiyun return;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun clk_data->num = MAX_CLKS;
294*4882a593Smuzhiyun hws = clk_data->hws;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun gbase = of_iomap(parent_np, 0);
297*4882a593Smuzhiyun if (!gbase) {
298*4882a593Smuzhiyun of_node_put(parent_np);
299*4882a593Smuzhiyun pr_err("%pOF: Unable to map global base\n", np);
300*4882a593Smuzhiyun return;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* BG2Q CPU PLL is not part of global registers */
304*4882a593Smuzhiyun cpupll_base = of_iomap(parent_np, 1);
305*4882a593Smuzhiyun of_node_put(parent_np);
306*4882a593Smuzhiyun if (!cpupll_base) {
307*4882a593Smuzhiyun pr_err("%pOF: Unable to map cpupll base\n", np);
308*4882a593Smuzhiyun iounmap(gbase);
309*4882a593Smuzhiyun return;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* overwrite default clock names with DT provided ones */
313*4882a593Smuzhiyun clk = of_clk_get_by_name(np, clk_names[REFCLK]);
314*4882a593Smuzhiyun if (!IS_ERR(clk)) {
315*4882a593Smuzhiyun clk_names[REFCLK] = __clk_get_name(clk);
316*4882a593Smuzhiyun clk_put(clk);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* simple register PLLs */
320*4882a593Smuzhiyun ret = berlin2_pll_register(&bg2q_pll_map, gbase + REG_SYSPLLCTL0,
321*4882a593Smuzhiyun clk_names[SYSPLL], clk_names[REFCLK], 0);
322*4882a593Smuzhiyun if (ret)
323*4882a593Smuzhiyun goto bg2q_fail;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun ret = berlin2_pll_register(&bg2q_pll_map, cpupll_base,
326*4882a593Smuzhiyun clk_names[CPUPLL], clk_names[REFCLK], 0);
327*4882a593Smuzhiyun if (ret)
328*4882a593Smuzhiyun goto bg2q_fail;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* TODO: add BG2Q AVPLL */
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * TODO: add reference clock bypass switches:
334*4882a593Smuzhiyun * memPLLSWBypass, cpuPLLSWBypass, and sysPLLSWBypass
335*4882a593Smuzhiyun */
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* clock divider cells */
338*4882a593Smuzhiyun for (n = 0; n < ARRAY_SIZE(bg2q_divs); n++) {
339*4882a593Smuzhiyun const struct berlin2_div_data *dd = &bg2q_divs[n];
340*4882a593Smuzhiyun int k;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun for (k = 0; k < dd->num_parents; k++)
343*4882a593Smuzhiyun parent_names[k] = clk_names[dd->parent_ids[k]];
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun hws[CLKID_SYS + n] = berlin2_div_register(&dd->map, gbase,
346*4882a593Smuzhiyun dd->name, dd->div_flags, parent_names,
347*4882a593Smuzhiyun dd->num_parents, dd->flags, &lock);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* clock gate cells */
351*4882a593Smuzhiyun for (n = 0; n < ARRAY_SIZE(bg2q_gates); n++) {
352*4882a593Smuzhiyun const struct berlin2_gate_data *gd = &bg2q_gates[n];
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun hws[CLKID_GFX2DAXI + n] = clk_hw_register_gate(NULL, gd->name,
355*4882a593Smuzhiyun gd->parent_name, gd->flags, gbase + REG_CLKENABLE,
356*4882a593Smuzhiyun gd->bit_idx, 0, &lock);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* cpuclk divider is fixed to 1 */
360*4882a593Smuzhiyun hws[CLKID_CPU] =
361*4882a593Smuzhiyun clk_hw_register_fixed_factor(NULL, "cpu", clk_names[CPUPLL],
362*4882a593Smuzhiyun 0, 1, 1);
363*4882a593Smuzhiyun /* twdclk is derived from cpu/3 */
364*4882a593Smuzhiyun hws[CLKID_TWD] =
365*4882a593Smuzhiyun clk_hw_register_fixed_factor(NULL, "twd", "cpu", 0, 1, 3);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* check for errors on leaf clocks */
368*4882a593Smuzhiyun for (n = 0; n < MAX_CLKS; n++) {
369*4882a593Smuzhiyun if (!IS_ERR(hws[n]))
370*4882a593Smuzhiyun continue;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun pr_err("%pOF: Unable to register leaf clock %d\n", np, n);
373*4882a593Smuzhiyun goto bg2q_fail;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* register clk-provider */
377*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_data);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun bg2q_fail:
382*4882a593Smuzhiyun iounmap(cpupll_base);
383*4882a593Smuzhiyun iounmap(gbase);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun CLK_OF_DECLARE(berlin2q_clk, "marvell,berlin2q-clk",
386*4882a593Smuzhiyun berlin2q_clock_setup);
387