xref: /OK3568_Linux_fs/kernel/drivers/clk/bcm/clk-sr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2017 Broadcom
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/err.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/of_device.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <dt-bindings/clock/bcm-sr.h>
12*4882a593Smuzhiyun #include "clk-iproc.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define REG_VAL(o, s, w) { .offset = o, .shift = s, .width = w, }
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define AON_VAL(o, pw, ps, is) { .offset = o, .pwr_width = pw, \
17*4882a593Smuzhiyun 	.pwr_shift = ps, .iso_shift = is }
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define SW_CTRL_VAL(o, s) { .offset = o, .shift = s, }
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define RESET_VAL(o, rs, prs) { .offset = o, .reset_shift = rs, \
22*4882a593Smuzhiyun 	.p_reset_shift = prs }
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define DF_VAL(o, kis, kiw, kps, kpw, kas, kaw) { .offset = o, \
25*4882a593Smuzhiyun 	.ki_shift = kis, .ki_width = kiw, .kp_shift = kps, .kp_width = kpw, \
26*4882a593Smuzhiyun 	.ka_shift = kas, .ka_width = kaw }
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define VCO_CTRL_VAL(uo, lo) { .u_offset = uo, .l_offset = lo }
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define ENABLE_VAL(o, es, hs, bs) { .offset = o, .enable_shift = es, \
31*4882a593Smuzhiyun 	.hold_shift = hs, .bypass_shift = bs }
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static const struct iproc_pll_ctrl sr_genpll0 = {
35*4882a593Smuzhiyun 	.flags = IPROC_CLK_AON | IPROC_CLK_PLL_HAS_NDIV_FRAC |
36*4882a593Smuzhiyun 		IPROC_CLK_PLL_NEEDS_SW_CFG,
37*4882a593Smuzhiyun 	.aon = AON_VAL(0x0, 5, 1, 0),
38*4882a593Smuzhiyun 	.reset = RESET_VAL(0x0, 12, 11),
39*4882a593Smuzhiyun 	.dig_filter = DF_VAL(0x0, 4, 3, 0, 4, 7, 3),
40*4882a593Smuzhiyun 	.sw_ctrl = SW_CTRL_VAL(0x10, 31),
41*4882a593Smuzhiyun 	.ndiv_int = REG_VAL(0x10, 20, 10),
42*4882a593Smuzhiyun 	.ndiv_frac = REG_VAL(0x10, 0, 20),
43*4882a593Smuzhiyun 	.pdiv = REG_VAL(0x14, 0, 4),
44*4882a593Smuzhiyun 	.status = REG_VAL(0x30, 12, 1),
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static const struct iproc_clk_ctrl sr_genpll0_clk[] = {
48*4882a593Smuzhiyun 	[BCM_SR_GENPLL0_125M_CLK] = {
49*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL0_125M_CLK,
50*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
51*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 6, 0, 12),
52*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 0, 9),
53*4882a593Smuzhiyun 	},
54*4882a593Smuzhiyun 	[BCM_SR_GENPLL0_SCR_CLK] = {
55*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL0_SCR_CLK,
56*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
57*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 7, 1, 13),
58*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 10, 9),
59*4882a593Smuzhiyun 	},
60*4882a593Smuzhiyun 	[BCM_SR_GENPLL0_250M_CLK] = {
61*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL0_250M_CLK,
62*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
63*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 8, 2, 14),
64*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 20, 9),
65*4882a593Smuzhiyun 	},
66*4882a593Smuzhiyun 	[BCM_SR_GENPLL0_PCIE_AXI_CLK] = {
67*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL0_PCIE_AXI_CLK,
68*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
69*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 9, 3, 15),
70*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x1c, 0, 9),
71*4882a593Smuzhiyun 	},
72*4882a593Smuzhiyun 	[BCM_SR_GENPLL0_PAXC_AXI_X2_CLK] = {
73*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL0_PAXC_AXI_X2_CLK,
74*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
75*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 10, 4, 16),
76*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x1c, 10, 9),
77*4882a593Smuzhiyun 	},
78*4882a593Smuzhiyun 	[BCM_SR_GENPLL0_PAXC_AXI_CLK] = {
79*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL0_PAXC_AXI_CLK,
80*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
81*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 11, 5, 17),
82*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x1c, 20, 9),
83*4882a593Smuzhiyun 	},
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
sr_genpll0_clk_init(struct platform_device * pdev)86*4882a593Smuzhiyun static int sr_genpll0_clk_init(struct platform_device *pdev)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	iproc_pll_clk_setup(pdev->dev.of_node,
89*4882a593Smuzhiyun 			    &sr_genpll0, NULL, 0, sr_genpll0_clk,
90*4882a593Smuzhiyun 			    ARRAY_SIZE(sr_genpll0_clk));
91*4882a593Smuzhiyun 	return 0;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const struct iproc_pll_ctrl sr_genpll2 = {
95*4882a593Smuzhiyun 	.flags = IPROC_CLK_AON | IPROC_CLK_PLL_HAS_NDIV_FRAC |
96*4882a593Smuzhiyun 		IPROC_CLK_PLL_NEEDS_SW_CFG,
97*4882a593Smuzhiyun 	.aon = AON_VAL(0x0, 1, 13, 12),
98*4882a593Smuzhiyun 	.reset = RESET_VAL(0x0, 12, 11),
99*4882a593Smuzhiyun 	.dig_filter = DF_VAL(0x0, 4, 3, 0, 4, 7, 3),
100*4882a593Smuzhiyun 	.sw_ctrl = SW_CTRL_VAL(0x10, 31),
101*4882a593Smuzhiyun 	.ndiv_int = REG_VAL(0x10, 20, 10),
102*4882a593Smuzhiyun 	.ndiv_frac = REG_VAL(0x10, 0, 20),
103*4882a593Smuzhiyun 	.pdiv = REG_VAL(0x14, 0, 4),
104*4882a593Smuzhiyun 	.status = REG_VAL(0x30, 12, 1),
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static const struct iproc_clk_ctrl sr_genpll2_clk[] = {
108*4882a593Smuzhiyun 	[BCM_SR_GENPLL2_NIC_CLK] = {
109*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL2_NIC_CLK,
110*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
111*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 6, 0, 12),
112*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 0, 9),
113*4882a593Smuzhiyun 	},
114*4882a593Smuzhiyun 	[BCM_SR_GENPLL2_TS_500_CLK] = {
115*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL2_TS_500_CLK,
116*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
117*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 7, 1, 13),
118*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 10, 9),
119*4882a593Smuzhiyun 	},
120*4882a593Smuzhiyun 	[BCM_SR_GENPLL2_125_NITRO_CLK] = {
121*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL2_125_NITRO_CLK,
122*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
123*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 8, 2, 14),
124*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 20, 9),
125*4882a593Smuzhiyun 	},
126*4882a593Smuzhiyun 	[BCM_SR_GENPLL2_CHIMP_CLK] = {
127*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL2_CHIMP_CLK,
128*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
129*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 9, 3, 15),
130*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x1c, 0, 9),
131*4882a593Smuzhiyun 	},
132*4882a593Smuzhiyun 	[BCM_SR_GENPLL2_NIC_FLASH_CLK] = {
133*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL2_NIC_FLASH_CLK,
134*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
135*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 10, 4, 16),
136*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x1c, 10, 9),
137*4882a593Smuzhiyun 	},
138*4882a593Smuzhiyun 	[BCM_SR_GENPLL2_FS4_CLK] = {
139*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL2_FS4_CLK,
140*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 11, 5, 17),
141*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x1c, 20, 9),
142*4882a593Smuzhiyun 	},
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
sr_genpll2_clk_init(struct platform_device * pdev)145*4882a593Smuzhiyun static int sr_genpll2_clk_init(struct platform_device *pdev)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	iproc_pll_clk_setup(pdev->dev.of_node,
148*4882a593Smuzhiyun 			    &sr_genpll2, NULL, 0, sr_genpll2_clk,
149*4882a593Smuzhiyun 			    ARRAY_SIZE(sr_genpll2_clk));
150*4882a593Smuzhiyun 	return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static const struct iproc_pll_ctrl sr_genpll3 = {
154*4882a593Smuzhiyun 	.flags = IPROC_CLK_AON | IPROC_CLK_PLL_HAS_NDIV_FRAC |
155*4882a593Smuzhiyun 		IPROC_CLK_PLL_NEEDS_SW_CFG,
156*4882a593Smuzhiyun 	.aon = AON_VAL(0x0, 1, 19, 18),
157*4882a593Smuzhiyun 	.reset = RESET_VAL(0x0, 12, 11),
158*4882a593Smuzhiyun 	.dig_filter = DF_VAL(0x0, 4, 3, 0, 4, 7, 3),
159*4882a593Smuzhiyun 	.sw_ctrl = SW_CTRL_VAL(0x10, 31),
160*4882a593Smuzhiyun 	.ndiv_int = REG_VAL(0x10, 20, 10),
161*4882a593Smuzhiyun 	.ndiv_frac = REG_VAL(0x10, 0, 20),
162*4882a593Smuzhiyun 	.pdiv = REG_VAL(0x14, 0, 4),
163*4882a593Smuzhiyun 	.status = REG_VAL(0x30, 12, 1),
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static const struct iproc_clk_ctrl sr_genpll3_clk[] = {
167*4882a593Smuzhiyun 	[BCM_SR_GENPLL3_HSLS_CLK] = {
168*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL3_HSLS_CLK,
169*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
170*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 6, 0, 12),
171*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 0, 9),
172*4882a593Smuzhiyun 	},
173*4882a593Smuzhiyun 	[BCM_SR_GENPLL3_SDIO_CLK] = {
174*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL3_SDIO_CLK,
175*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
176*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 7, 1, 13),
177*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 10, 9),
178*4882a593Smuzhiyun 	},
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
sr_genpll3_clk_init(struct device_node * node)181*4882a593Smuzhiyun static void sr_genpll3_clk_init(struct device_node *node)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	iproc_pll_clk_setup(node, &sr_genpll3, NULL, 0, sr_genpll3_clk,
184*4882a593Smuzhiyun 			    ARRAY_SIZE(sr_genpll3_clk));
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun CLK_OF_DECLARE(sr_genpll3_clk, "brcm,sr-genpll3", sr_genpll3_clk_init);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static const struct iproc_pll_ctrl sr_genpll4 = {
189*4882a593Smuzhiyun 	.flags = IPROC_CLK_AON | IPROC_CLK_PLL_HAS_NDIV_FRAC |
190*4882a593Smuzhiyun 		IPROC_CLK_PLL_NEEDS_SW_CFG,
191*4882a593Smuzhiyun 	.aon = AON_VAL(0x0, 1, 25, 24),
192*4882a593Smuzhiyun 	.reset = RESET_VAL(0x0, 12, 11),
193*4882a593Smuzhiyun 	.dig_filter = DF_VAL(0x0, 4, 3, 0, 4, 7, 3),
194*4882a593Smuzhiyun 	.sw_ctrl = SW_CTRL_VAL(0x10, 31),
195*4882a593Smuzhiyun 	.ndiv_int = REG_VAL(0x10, 20, 10),
196*4882a593Smuzhiyun 	.ndiv_frac = REG_VAL(0x10, 0, 20),
197*4882a593Smuzhiyun 	.pdiv = REG_VAL(0x14, 0, 4),
198*4882a593Smuzhiyun 	.status = REG_VAL(0x30, 12, 1),
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static const struct iproc_clk_ctrl sr_genpll4_clk[] = {
202*4882a593Smuzhiyun 	[BCM_SR_GENPLL4_CCN_CLK] = {
203*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL4_CCN_CLK,
204*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
205*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 6, 0, 12),
206*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 0, 9),
207*4882a593Smuzhiyun 	},
208*4882a593Smuzhiyun 	[BCM_SR_GENPLL4_TPIU_PLL_CLK] = {
209*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL4_TPIU_PLL_CLK,
210*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
211*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 7, 1, 13),
212*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 10, 9),
213*4882a593Smuzhiyun 	},
214*4882a593Smuzhiyun 	[BCM_SR_GENPLL4_NOC_CLK] = {
215*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL4_NOC_CLK,
216*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
217*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 8, 2, 14),
218*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 20, 9),
219*4882a593Smuzhiyun 	},
220*4882a593Smuzhiyun 	[BCM_SR_GENPLL4_CHCLK_FS4_CLK] = {
221*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL4_CHCLK_FS4_CLK,
222*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
223*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 9, 3, 15),
224*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x1c, 0, 9),
225*4882a593Smuzhiyun 	},
226*4882a593Smuzhiyun 	[BCM_SR_GENPLL4_BRIDGE_FSCPU_CLK] = {
227*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL4_BRIDGE_FSCPU_CLK,
228*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
229*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 10, 4, 16),
230*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x1c, 10, 9),
231*4882a593Smuzhiyun 	},
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
sr_genpll4_clk_init(struct platform_device * pdev)234*4882a593Smuzhiyun static int sr_genpll4_clk_init(struct platform_device *pdev)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	iproc_pll_clk_setup(pdev->dev.of_node,
237*4882a593Smuzhiyun 			    &sr_genpll4, NULL, 0, sr_genpll4_clk,
238*4882a593Smuzhiyun 			    ARRAY_SIZE(sr_genpll4_clk));
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static const struct iproc_pll_ctrl sr_genpll5 = {
243*4882a593Smuzhiyun 	.flags = IPROC_CLK_AON | IPROC_CLK_PLL_HAS_NDIV_FRAC |
244*4882a593Smuzhiyun 		IPROC_CLK_PLL_NEEDS_SW_CFG,
245*4882a593Smuzhiyun 	.aon = AON_VAL(0x0, 1, 1, 0),
246*4882a593Smuzhiyun 	.reset = RESET_VAL(0x0, 12, 11),
247*4882a593Smuzhiyun 	.dig_filter = DF_VAL(0x0, 4, 3, 0, 4, 7, 3),
248*4882a593Smuzhiyun 	.sw_ctrl = SW_CTRL_VAL(0x10, 31),
249*4882a593Smuzhiyun 	.ndiv_int = REG_VAL(0x10, 20, 10),
250*4882a593Smuzhiyun 	.ndiv_frac = REG_VAL(0x10, 0, 20),
251*4882a593Smuzhiyun 	.pdiv = REG_VAL(0x14, 0, 4),
252*4882a593Smuzhiyun 	.status = REG_VAL(0x30, 12, 1),
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static const struct iproc_clk_ctrl sr_genpll5_clk[] = {
256*4882a593Smuzhiyun 	[BCM_SR_GENPLL5_FS4_HF_CLK] = {
257*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL5_FS4_HF_CLK,
258*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 6, 0, 12),
259*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 0, 9),
260*4882a593Smuzhiyun 	},
261*4882a593Smuzhiyun 	[BCM_SR_GENPLL5_CRYPTO_AE_CLK] = {
262*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL5_CRYPTO_AE_CLK,
263*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 7, 1, 12),
264*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 10, 9),
265*4882a593Smuzhiyun 	},
266*4882a593Smuzhiyun 	[BCM_SR_GENPLL5_RAID_AE_CLK] = {
267*4882a593Smuzhiyun 		.channel = BCM_SR_GENPLL5_RAID_AE_CLK,
268*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 8, 2, 14),
269*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 20, 9),
270*4882a593Smuzhiyun 	},
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
sr_genpll5_clk_init(struct platform_device * pdev)273*4882a593Smuzhiyun static int sr_genpll5_clk_init(struct platform_device *pdev)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	iproc_pll_clk_setup(pdev->dev.of_node,
276*4882a593Smuzhiyun 			    &sr_genpll5, NULL, 0, sr_genpll5_clk,
277*4882a593Smuzhiyun 			    ARRAY_SIZE(sr_genpll5_clk));
278*4882a593Smuzhiyun 	return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun static const struct iproc_pll_ctrl sr_lcpll0 = {
282*4882a593Smuzhiyun 	.flags = IPROC_CLK_AON | IPROC_CLK_PLL_NEEDS_SW_CFG,
283*4882a593Smuzhiyun 	.aon = AON_VAL(0x0, 2, 19, 18),
284*4882a593Smuzhiyun 	.reset = RESET_VAL(0x0, 31, 30),
285*4882a593Smuzhiyun 	.sw_ctrl = SW_CTRL_VAL(0x4, 31),
286*4882a593Smuzhiyun 	.ndiv_int = REG_VAL(0x4, 16, 10),
287*4882a593Smuzhiyun 	.pdiv = REG_VAL(0x4, 26, 4),
288*4882a593Smuzhiyun 	.status = REG_VAL(0x38, 12, 1),
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun static const struct iproc_clk_ctrl sr_lcpll0_clk[] = {
292*4882a593Smuzhiyun 	[BCM_SR_LCPLL0_SATA_REFP_CLK] = {
293*4882a593Smuzhiyun 		.channel = BCM_SR_LCPLL0_SATA_REFP_CLK,
294*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
295*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 7, 1, 13),
296*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x14, 0, 9),
297*4882a593Smuzhiyun 	},
298*4882a593Smuzhiyun 	[BCM_SR_LCPLL0_SATA_REFN_CLK] = {
299*4882a593Smuzhiyun 		.channel = BCM_SR_LCPLL0_SATA_REFN_CLK,
300*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
301*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 8, 2, 14),
302*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x14, 10, 9),
303*4882a593Smuzhiyun 	},
304*4882a593Smuzhiyun 	[BCM_SR_LCPLL0_SATA_350_CLK] = {
305*4882a593Smuzhiyun 		.channel = BCM_SR_LCPLL0_SATA_350_CLK,
306*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
307*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 9, 3, 15),
308*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x14, 20, 9),
309*4882a593Smuzhiyun 	},
310*4882a593Smuzhiyun 	[BCM_SR_LCPLL0_SATA_500_CLK] = {
311*4882a593Smuzhiyun 		.channel = BCM_SR_LCPLL0_SATA_500_CLK,
312*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
313*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 10, 4, 16),
314*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 0, 9),
315*4882a593Smuzhiyun 	},
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
sr_lcpll0_clk_init(struct platform_device * pdev)318*4882a593Smuzhiyun static int sr_lcpll0_clk_init(struct platform_device *pdev)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	iproc_pll_clk_setup(pdev->dev.of_node,
321*4882a593Smuzhiyun 			    &sr_lcpll0, NULL, 0, sr_lcpll0_clk,
322*4882a593Smuzhiyun 			    ARRAY_SIZE(sr_lcpll0_clk));
323*4882a593Smuzhiyun 	return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static const struct iproc_pll_ctrl sr_lcpll1 = {
327*4882a593Smuzhiyun 	.flags = IPROC_CLK_AON | IPROC_CLK_PLL_NEEDS_SW_CFG,
328*4882a593Smuzhiyun 	.aon = AON_VAL(0x0, 2, 22, 21),
329*4882a593Smuzhiyun 	.reset = RESET_VAL(0x0, 31, 30),
330*4882a593Smuzhiyun 	.sw_ctrl = SW_CTRL_VAL(0x4, 31),
331*4882a593Smuzhiyun 	.ndiv_int = REG_VAL(0x4, 16, 10),
332*4882a593Smuzhiyun 	.pdiv = REG_VAL(0x4, 26, 4),
333*4882a593Smuzhiyun 	.status = REG_VAL(0x38, 12, 1),
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static const struct iproc_clk_ctrl sr_lcpll1_clk[] = {
337*4882a593Smuzhiyun 	[BCM_SR_LCPLL1_WAN_CLK] = {
338*4882a593Smuzhiyun 		.channel = BCM_SR_LCPLL1_WAN_CLK,
339*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
340*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 7, 1, 13),
341*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x14, 0, 9),
342*4882a593Smuzhiyun 	},
343*4882a593Smuzhiyun 	[BCM_SR_LCPLL1_USB_REF_CLK] = {
344*4882a593Smuzhiyun 		.channel = BCM_SR_LCPLL1_USB_REF_CLK,
345*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
346*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 8, 2, 14),
347*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x14, 10, 9),
348*4882a593Smuzhiyun 	},
349*4882a593Smuzhiyun 	[BCM_SR_LCPLL1_CRMU_TS_CLK] = {
350*4882a593Smuzhiyun 		.channel = BCM_SR_LCPLL1_CRMU_TS_CLK,
351*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
352*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 9, 3, 15),
353*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x14, 20, 9),
354*4882a593Smuzhiyun 	},
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
sr_lcpll1_clk_init(struct platform_device * pdev)357*4882a593Smuzhiyun static int sr_lcpll1_clk_init(struct platform_device *pdev)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	iproc_pll_clk_setup(pdev->dev.of_node,
360*4882a593Smuzhiyun 			    &sr_lcpll1, NULL, 0, sr_lcpll1_clk,
361*4882a593Smuzhiyun 			    ARRAY_SIZE(sr_lcpll1_clk));
362*4882a593Smuzhiyun 	return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static const struct iproc_pll_ctrl sr_lcpll_pcie = {
366*4882a593Smuzhiyun 	.flags = IPROC_CLK_AON | IPROC_CLK_PLL_NEEDS_SW_CFG,
367*4882a593Smuzhiyun 	.aon = AON_VAL(0x0, 2, 25, 24),
368*4882a593Smuzhiyun 	.reset = RESET_VAL(0x0, 31, 30),
369*4882a593Smuzhiyun 	.sw_ctrl = SW_CTRL_VAL(0x4, 31),
370*4882a593Smuzhiyun 	.ndiv_int = REG_VAL(0x4, 16, 10),
371*4882a593Smuzhiyun 	.pdiv = REG_VAL(0x4, 26, 4),
372*4882a593Smuzhiyun 	.status = REG_VAL(0x38, 12, 1),
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun static const struct iproc_clk_ctrl sr_lcpll_pcie_clk[] = {
376*4882a593Smuzhiyun 	[BCM_SR_LCPLL_PCIE_PHY_REF_CLK] = {
377*4882a593Smuzhiyun 		.channel = BCM_SR_LCPLL_PCIE_PHY_REF_CLK,
378*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
379*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 7, 1, 13),
380*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x14, 0, 9),
381*4882a593Smuzhiyun 	},
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
sr_lcpll_pcie_clk_init(struct platform_device * pdev)384*4882a593Smuzhiyun static int sr_lcpll_pcie_clk_init(struct platform_device *pdev)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	iproc_pll_clk_setup(pdev->dev.of_node,
387*4882a593Smuzhiyun 			    &sr_lcpll_pcie, NULL, 0, sr_lcpll_pcie_clk,
388*4882a593Smuzhiyun 			    ARRAY_SIZE(sr_lcpll_pcie_clk));
389*4882a593Smuzhiyun 	return 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static const struct of_device_id sr_clk_dt_ids[] = {
393*4882a593Smuzhiyun 	{ .compatible = "brcm,sr-genpll0", .data = sr_genpll0_clk_init },
394*4882a593Smuzhiyun 	{ .compatible = "brcm,sr-genpll2", .data = sr_genpll2_clk_init },
395*4882a593Smuzhiyun 	{ .compatible = "brcm,sr-genpll4", .data = sr_genpll4_clk_init },
396*4882a593Smuzhiyun 	{ .compatible = "brcm,sr-genpll5", .data = sr_genpll5_clk_init },
397*4882a593Smuzhiyun 	{ .compatible = "brcm,sr-lcpll0", .data = sr_lcpll0_clk_init },
398*4882a593Smuzhiyun 	{ .compatible = "brcm,sr-lcpll1", .data = sr_lcpll1_clk_init },
399*4882a593Smuzhiyun 	{ .compatible = "brcm,sr-lcpll-pcie", .data = sr_lcpll_pcie_clk_init },
400*4882a593Smuzhiyun 	{ /* sentinel */ }
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
sr_clk_probe(struct platform_device * pdev)403*4882a593Smuzhiyun static int sr_clk_probe(struct platform_device *pdev)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	int (*probe_func)(struct platform_device *);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	probe_func = of_device_get_match_data(&pdev->dev);
408*4882a593Smuzhiyun 	if (!probe_func)
409*4882a593Smuzhiyun 		return -ENODEV;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	return probe_func(pdev);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static struct platform_driver sr_clk_driver = {
415*4882a593Smuzhiyun 	.driver = {
416*4882a593Smuzhiyun 		.name = "sr-clk",
417*4882a593Smuzhiyun 		.of_match_table = sr_clk_dt_ids,
418*4882a593Smuzhiyun 	},
419*4882a593Smuzhiyun 	.probe = sr_clk_probe,
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun builtin_platform_driver(sr_clk_driver);
422