1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015 Broadcom Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
5*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
6*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
10*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11*4882a593Smuzhiyun * GNU General Public License for more details.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/clk-provider.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_address.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <dt-bindings/clock/bcm-nsp.h>
22*4882a593Smuzhiyun #include "clk-iproc.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define REG_VAL(o, s, w) { .offset = o, .shift = s, .width = w, }
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define AON_VAL(o, pw, ps, is) { .offset = o, .pwr_width = pw, \
27*4882a593Smuzhiyun .pwr_shift = ps, .iso_shift = is }
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define RESET_VAL(o, rs, prs) { .offset = o, .reset_shift = rs, \
30*4882a593Smuzhiyun .p_reset_shift = prs }
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define DF_VAL(o, kis, kiw, kps, kpw, kas, kaw) { .offset = o, .ki_shift = kis,\
33*4882a593Smuzhiyun .ki_width = kiw, .kp_shift = kps, .kp_width = kpw, .ka_shift = kas, \
34*4882a593Smuzhiyun .ka_width = kaw }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define ENABLE_VAL(o, es, hs, bs) { .offset = o, .enable_shift = es, \
37*4882a593Smuzhiyun .hold_shift = hs, .bypass_shift = bs }
38*4882a593Smuzhiyun
nsp_armpll_init(struct device_node * node)39*4882a593Smuzhiyun static void __init nsp_armpll_init(struct device_node *node)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun iproc_armpll_setup(node);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun CLK_OF_DECLARE(nsp_armpll, "brcm,nsp-armpll", nsp_armpll_init);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const struct iproc_pll_ctrl genpll = {
46*4882a593Smuzhiyun .flags = IPROC_CLK_PLL_HAS_NDIV_FRAC | IPROC_CLK_EMBED_PWRCTRL,
47*4882a593Smuzhiyun .aon = AON_VAL(0x0, 1, 12, 0),
48*4882a593Smuzhiyun .reset = RESET_VAL(0x0, 11, 10),
49*4882a593Smuzhiyun .dig_filter = DF_VAL(0x0, 4, 3, 0, 4, 7, 3),
50*4882a593Smuzhiyun .ndiv_int = REG_VAL(0x14, 20, 10),
51*4882a593Smuzhiyun .ndiv_frac = REG_VAL(0x14, 0, 20),
52*4882a593Smuzhiyun .pdiv = REG_VAL(0x18, 24, 3),
53*4882a593Smuzhiyun .status = REG_VAL(0x20, 12, 1),
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static const struct iproc_clk_ctrl genpll_clk[] = {
57*4882a593Smuzhiyun [BCM_NSP_GENPLL_PHY_CLK] = {
58*4882a593Smuzhiyun .channel = BCM_NSP_GENPLL_PHY_CLK,
59*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
60*4882a593Smuzhiyun .enable = ENABLE_VAL(0x4, 12, 6, 18),
61*4882a593Smuzhiyun .mdiv = REG_VAL(0x18, 16, 8),
62*4882a593Smuzhiyun },
63*4882a593Smuzhiyun [BCM_NSP_GENPLL_ENET_SW_CLK] = {
64*4882a593Smuzhiyun .channel = BCM_NSP_GENPLL_ENET_SW_CLK,
65*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
66*4882a593Smuzhiyun .enable = ENABLE_VAL(0x4, 13, 7, 19),
67*4882a593Smuzhiyun .mdiv = REG_VAL(0x18, 8, 8),
68*4882a593Smuzhiyun },
69*4882a593Smuzhiyun [BCM_NSP_GENPLL_USB_PHY_REF_CLK] = {
70*4882a593Smuzhiyun .channel = BCM_NSP_GENPLL_USB_PHY_REF_CLK,
71*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
72*4882a593Smuzhiyun .enable = ENABLE_VAL(0x4, 14, 8, 20),
73*4882a593Smuzhiyun .mdiv = REG_VAL(0x18, 0, 8),
74*4882a593Smuzhiyun },
75*4882a593Smuzhiyun [BCM_NSP_GENPLL_IPROCFAST_CLK] = {
76*4882a593Smuzhiyun .channel = BCM_NSP_GENPLL_IPROCFAST_CLK,
77*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
78*4882a593Smuzhiyun .enable = ENABLE_VAL(0x4, 15, 9, 21),
79*4882a593Smuzhiyun .mdiv = REG_VAL(0x1c, 16, 8),
80*4882a593Smuzhiyun },
81*4882a593Smuzhiyun [BCM_NSP_GENPLL_SATA1_CLK] = {
82*4882a593Smuzhiyun .channel = BCM_NSP_GENPLL_SATA1_CLK,
83*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
84*4882a593Smuzhiyun .enable = ENABLE_VAL(0x4, 16, 10, 22),
85*4882a593Smuzhiyun .mdiv = REG_VAL(0x1c, 8, 8),
86*4882a593Smuzhiyun },
87*4882a593Smuzhiyun [BCM_NSP_GENPLL_SATA2_CLK] = {
88*4882a593Smuzhiyun .channel = BCM_NSP_GENPLL_SATA2_CLK,
89*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
90*4882a593Smuzhiyun .enable = ENABLE_VAL(0x4, 17, 11, 23),
91*4882a593Smuzhiyun .mdiv = REG_VAL(0x1c, 0, 8),
92*4882a593Smuzhiyun },
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
nsp_genpll_clk_init(struct device_node * node)95*4882a593Smuzhiyun static void __init nsp_genpll_clk_init(struct device_node *node)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun iproc_pll_clk_setup(node, &genpll, NULL, 0, genpll_clk,
98*4882a593Smuzhiyun ARRAY_SIZE(genpll_clk));
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun CLK_OF_DECLARE(nsp_genpll_clk, "brcm,nsp-genpll", nsp_genpll_clk_init);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static const struct iproc_pll_ctrl lcpll0 = {
103*4882a593Smuzhiyun .flags = IPROC_CLK_PLL_HAS_NDIV_FRAC | IPROC_CLK_EMBED_PWRCTRL,
104*4882a593Smuzhiyun .aon = AON_VAL(0x0, 1, 24, 0),
105*4882a593Smuzhiyun .reset = RESET_VAL(0x0, 23, 22),
106*4882a593Smuzhiyun .dig_filter = DF_VAL(0x0, 16, 3, 12, 4, 19, 4),
107*4882a593Smuzhiyun .ndiv_int = REG_VAL(0x4, 20, 8),
108*4882a593Smuzhiyun .ndiv_frac = REG_VAL(0x4, 0, 20),
109*4882a593Smuzhiyun .pdiv = REG_VAL(0x4, 28, 3),
110*4882a593Smuzhiyun .status = REG_VAL(0x10, 12, 1),
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const struct iproc_clk_ctrl lcpll0_clk[] = {
114*4882a593Smuzhiyun [BCM_NSP_LCPLL0_PCIE_PHY_REF_CLK] = {
115*4882a593Smuzhiyun .channel = BCM_NSP_LCPLL0_PCIE_PHY_REF_CLK,
116*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
117*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 6, 3, 9),
118*4882a593Smuzhiyun .mdiv = REG_VAL(0x8, 24, 8),
119*4882a593Smuzhiyun },
120*4882a593Smuzhiyun [BCM_NSP_LCPLL0_SDIO_CLK] = {
121*4882a593Smuzhiyun .channel = BCM_NSP_LCPLL0_SDIO_CLK,
122*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
123*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 7, 4, 10),
124*4882a593Smuzhiyun .mdiv = REG_VAL(0x8, 16, 8),
125*4882a593Smuzhiyun },
126*4882a593Smuzhiyun [BCM_NSP_LCPLL0_DDR_PHY_CLK] = {
127*4882a593Smuzhiyun .channel = BCM_NSP_LCPLL0_DDR_PHY_CLK,
128*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
129*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 8, 5, 11),
130*4882a593Smuzhiyun .mdiv = REG_VAL(0x8, 8, 8),
131*4882a593Smuzhiyun },
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
nsp_lcpll0_clk_init(struct device_node * node)134*4882a593Smuzhiyun static void __init nsp_lcpll0_clk_init(struct device_node *node)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun iproc_pll_clk_setup(node, &lcpll0, NULL, 0, lcpll0_clk,
137*4882a593Smuzhiyun ARRAY_SIZE(lcpll0_clk));
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun CLK_OF_DECLARE(nsp_lcpll0_clk, "brcm,nsp-lcpll0", nsp_lcpll0_clk_init);
140