1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015 Broadcom Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
5*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
6*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
10*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11*4882a593Smuzhiyun * GNU General Public License for more details.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/clk-provider.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_address.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <dt-bindings/clock/bcm-ns2.h>
22*4882a593Smuzhiyun #include "clk-iproc.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define REG_VAL(o, s, w) { .offset = o, .shift = s, .width = w, }
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define AON_VAL(o, pw, ps, is) { .offset = o, .pwr_width = pw, \
27*4882a593Smuzhiyun .pwr_shift = ps, .iso_shift = is }
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define RESET_VAL(o, rs, prs) { .offset = o, .reset_shift = rs, \
30*4882a593Smuzhiyun .p_reset_shift = prs }
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define DF_VAL(o, kis, kiw, kps, kpw, kas, kaw) { .offset = o, .ki_shift = kis,\
33*4882a593Smuzhiyun .ki_width = kiw, .kp_shift = kps, .kp_width = kpw, .ka_shift = kas, \
34*4882a593Smuzhiyun .ka_width = kaw }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define VCO_CTRL_VAL(uo, lo) { .u_offset = uo, .l_offset = lo }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define ENABLE_VAL(o, es, hs, bs) { .offset = o, .enable_shift = es, \
39*4882a593Smuzhiyun .hold_shift = hs, .bypass_shift = bs }
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const struct iproc_pll_ctrl genpll_scr = {
42*4882a593Smuzhiyun .flags = IPROC_CLK_AON | IPROC_CLK_PLL_SPLIT_STAT_CTRL,
43*4882a593Smuzhiyun .aon = AON_VAL(0x0, 1, 15, 12),
44*4882a593Smuzhiyun .reset = RESET_VAL(0x4, 2, 1),
45*4882a593Smuzhiyun .dig_filter = DF_VAL(0x0, 9, 3, 5, 4, 2, 3),
46*4882a593Smuzhiyun .ndiv_int = REG_VAL(0x8, 4, 10),
47*4882a593Smuzhiyun .pdiv = REG_VAL(0x8, 0, 4),
48*4882a593Smuzhiyun .vco_ctrl = VCO_CTRL_VAL(0x10, 0xc),
49*4882a593Smuzhiyun .status = REG_VAL(0x0, 27, 1),
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const struct iproc_clk_ctrl genpll_scr_clk[] = {
54*4882a593Smuzhiyun /* bypass_shift, the last value passed into ENABLE_VAL(), is not defined
55*4882a593Smuzhiyun * in NS2. However, it doesn't appear to be used anywhere, so setting
56*4882a593Smuzhiyun * it to 0.
57*4882a593Smuzhiyun */
58*4882a593Smuzhiyun [BCM_NS2_GENPLL_SCR_SCR_CLK] = {
59*4882a593Smuzhiyun .channel = BCM_NS2_GENPLL_SCR_SCR_CLK,
60*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
61*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 18, 12, 0),
62*4882a593Smuzhiyun .mdiv = REG_VAL(0x18, 0, 8),
63*4882a593Smuzhiyun },
64*4882a593Smuzhiyun [BCM_NS2_GENPLL_SCR_FS_CLK] = {
65*4882a593Smuzhiyun .channel = BCM_NS2_GENPLL_SCR_FS_CLK,
66*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
67*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 19, 13, 0),
68*4882a593Smuzhiyun .mdiv = REG_VAL(0x18, 8, 8),
69*4882a593Smuzhiyun },
70*4882a593Smuzhiyun [BCM_NS2_GENPLL_SCR_AUDIO_CLK] = {
71*4882a593Smuzhiyun .channel = BCM_NS2_GENPLL_SCR_AUDIO_CLK,
72*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
73*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 20, 14, 0),
74*4882a593Smuzhiyun .mdiv = REG_VAL(0x14, 0, 8),
75*4882a593Smuzhiyun },
76*4882a593Smuzhiyun [BCM_NS2_GENPLL_SCR_CH3_UNUSED] = {
77*4882a593Smuzhiyun .channel = BCM_NS2_GENPLL_SCR_CH3_UNUSED,
78*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
79*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 21, 15, 0),
80*4882a593Smuzhiyun .mdiv = REG_VAL(0x14, 8, 8),
81*4882a593Smuzhiyun },
82*4882a593Smuzhiyun [BCM_NS2_GENPLL_SCR_CH4_UNUSED] = {
83*4882a593Smuzhiyun .channel = BCM_NS2_GENPLL_SCR_CH4_UNUSED,
84*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
85*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 22, 16, 0),
86*4882a593Smuzhiyun .mdiv = REG_VAL(0x14, 16, 8),
87*4882a593Smuzhiyun },
88*4882a593Smuzhiyun [BCM_NS2_GENPLL_SCR_CH5_UNUSED] = {
89*4882a593Smuzhiyun .channel = BCM_NS2_GENPLL_SCR_CH5_UNUSED,
90*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
91*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 23, 17, 0),
92*4882a593Smuzhiyun .mdiv = REG_VAL(0x14, 24, 8),
93*4882a593Smuzhiyun },
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
ns2_genpll_scr_clk_init(struct device_node * node)96*4882a593Smuzhiyun static void __init ns2_genpll_scr_clk_init(struct device_node *node)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun iproc_pll_clk_setup(node, &genpll_scr, NULL, 0, genpll_scr_clk,
99*4882a593Smuzhiyun ARRAY_SIZE(genpll_scr_clk));
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun CLK_OF_DECLARE(ns2_genpll_src_clk, "brcm,ns2-genpll-scr",
102*4882a593Smuzhiyun ns2_genpll_scr_clk_init);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const struct iproc_pll_ctrl genpll_sw = {
105*4882a593Smuzhiyun .flags = IPROC_CLK_AON | IPROC_CLK_PLL_SPLIT_STAT_CTRL,
106*4882a593Smuzhiyun .aon = AON_VAL(0x0, 1, 11, 10),
107*4882a593Smuzhiyun .reset = RESET_VAL(0x4, 2, 1),
108*4882a593Smuzhiyun .dig_filter = DF_VAL(0x0, 9, 3, 5, 4, 2, 3),
109*4882a593Smuzhiyun .ndiv_int = REG_VAL(0x8, 4, 10),
110*4882a593Smuzhiyun .pdiv = REG_VAL(0x8, 0, 4),
111*4882a593Smuzhiyun .vco_ctrl = VCO_CTRL_VAL(0x10, 0xc),
112*4882a593Smuzhiyun .status = REG_VAL(0x0, 13, 1),
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static const struct iproc_clk_ctrl genpll_sw_clk[] = {
116*4882a593Smuzhiyun /* bypass_shift, the last value passed into ENABLE_VAL(), is not defined
117*4882a593Smuzhiyun * in NS2. However, it doesn't appear to be used anywhere, so setting
118*4882a593Smuzhiyun * it to 0.
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun [BCM_NS2_GENPLL_SW_RPE_CLK] = {
121*4882a593Smuzhiyun .channel = BCM_NS2_GENPLL_SW_RPE_CLK,
122*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
123*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 18, 12, 0),
124*4882a593Smuzhiyun .mdiv = REG_VAL(0x18, 0, 8),
125*4882a593Smuzhiyun },
126*4882a593Smuzhiyun [BCM_NS2_GENPLL_SW_250_CLK] = {
127*4882a593Smuzhiyun .channel = BCM_NS2_GENPLL_SW_250_CLK,
128*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
129*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 19, 13, 0),
130*4882a593Smuzhiyun .mdiv = REG_VAL(0x18, 8, 8),
131*4882a593Smuzhiyun },
132*4882a593Smuzhiyun [BCM_NS2_GENPLL_SW_NIC_CLK] = {
133*4882a593Smuzhiyun .channel = BCM_NS2_GENPLL_SW_NIC_CLK,
134*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
135*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 20, 14, 0),
136*4882a593Smuzhiyun .mdiv = REG_VAL(0x14, 0, 8),
137*4882a593Smuzhiyun },
138*4882a593Smuzhiyun [BCM_NS2_GENPLL_SW_CHIMP_CLK] = {
139*4882a593Smuzhiyun .channel = BCM_NS2_GENPLL_SW_CHIMP_CLK,
140*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
141*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 21, 15, 0),
142*4882a593Smuzhiyun .mdiv = REG_VAL(0x14, 8, 8),
143*4882a593Smuzhiyun },
144*4882a593Smuzhiyun [BCM_NS2_GENPLL_SW_PORT_CLK] = {
145*4882a593Smuzhiyun .channel = BCM_NS2_GENPLL_SW_PORT_CLK,
146*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
147*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 22, 16, 0),
148*4882a593Smuzhiyun .mdiv = REG_VAL(0x14, 16, 8),
149*4882a593Smuzhiyun },
150*4882a593Smuzhiyun [BCM_NS2_GENPLL_SW_SDIO_CLK] = {
151*4882a593Smuzhiyun .channel = BCM_NS2_GENPLL_SW_SDIO_CLK,
152*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
153*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 23, 17, 0),
154*4882a593Smuzhiyun .mdiv = REG_VAL(0x14, 24, 8),
155*4882a593Smuzhiyun },
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
ns2_genpll_sw_clk_init(struct device_node * node)158*4882a593Smuzhiyun static void __init ns2_genpll_sw_clk_init(struct device_node *node)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun iproc_pll_clk_setup(node, &genpll_sw, NULL, 0, genpll_sw_clk,
161*4882a593Smuzhiyun ARRAY_SIZE(genpll_sw_clk));
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun CLK_OF_DECLARE(ns2_genpll_sw_clk, "brcm,ns2-genpll-sw",
164*4882a593Smuzhiyun ns2_genpll_sw_clk_init);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static const struct iproc_pll_ctrl lcpll_ddr = {
167*4882a593Smuzhiyun .flags = IPROC_CLK_AON | IPROC_CLK_PLL_SPLIT_STAT_CTRL,
168*4882a593Smuzhiyun .aon = AON_VAL(0x0, 2, 1, 0),
169*4882a593Smuzhiyun .reset = RESET_VAL(0x4, 2, 1),
170*4882a593Smuzhiyun .dig_filter = DF_VAL(0x0, 9, 3, 5, 4, 1, 4),
171*4882a593Smuzhiyun .ndiv_int = REG_VAL(0x8, 4, 10),
172*4882a593Smuzhiyun .pdiv = REG_VAL(0x8, 0, 4),
173*4882a593Smuzhiyun .vco_ctrl = VCO_CTRL_VAL(0x10, 0xc),
174*4882a593Smuzhiyun .status = REG_VAL(0x0, 0, 1),
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static const struct iproc_clk_ctrl lcpll_ddr_clk[] = {
178*4882a593Smuzhiyun /* bypass_shift, the last value passed into ENABLE_VAL(), is not defined
179*4882a593Smuzhiyun * in NS2. However, it doesn't appear to be used anywhere, so setting
180*4882a593Smuzhiyun * it to 0.
181*4882a593Smuzhiyun */
182*4882a593Smuzhiyun [BCM_NS2_LCPLL_DDR_PCIE_SATA_USB_CLK] = {
183*4882a593Smuzhiyun .channel = BCM_NS2_LCPLL_DDR_PCIE_SATA_USB_CLK,
184*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
185*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 18, 12, 0),
186*4882a593Smuzhiyun .mdiv = REG_VAL(0x14, 0, 8),
187*4882a593Smuzhiyun },
188*4882a593Smuzhiyun [BCM_NS2_LCPLL_DDR_DDR_CLK] = {
189*4882a593Smuzhiyun .channel = BCM_NS2_LCPLL_DDR_DDR_CLK,
190*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
191*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 19, 13, 0),
192*4882a593Smuzhiyun .mdiv = REG_VAL(0x14, 8, 8),
193*4882a593Smuzhiyun },
194*4882a593Smuzhiyun [BCM_NS2_LCPLL_DDR_CH2_UNUSED] = {
195*4882a593Smuzhiyun .channel = BCM_NS2_LCPLL_DDR_CH2_UNUSED,
196*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
197*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 20, 14, 0),
198*4882a593Smuzhiyun .mdiv = REG_VAL(0x10, 0, 8),
199*4882a593Smuzhiyun },
200*4882a593Smuzhiyun [BCM_NS2_LCPLL_DDR_CH3_UNUSED] = {
201*4882a593Smuzhiyun .channel = BCM_NS2_LCPLL_DDR_CH3_UNUSED,
202*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
203*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 21, 15, 0),
204*4882a593Smuzhiyun .mdiv = REG_VAL(0x10, 8, 8),
205*4882a593Smuzhiyun },
206*4882a593Smuzhiyun [BCM_NS2_LCPLL_DDR_CH4_UNUSED] = {
207*4882a593Smuzhiyun .channel = BCM_NS2_LCPLL_DDR_CH4_UNUSED,
208*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
209*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 22, 16, 0),
210*4882a593Smuzhiyun .mdiv = REG_VAL(0x10, 16, 8),
211*4882a593Smuzhiyun },
212*4882a593Smuzhiyun [BCM_NS2_LCPLL_DDR_CH5_UNUSED] = {
213*4882a593Smuzhiyun .channel = BCM_NS2_LCPLL_DDR_CH5_UNUSED,
214*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
215*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 23, 17, 0),
216*4882a593Smuzhiyun .mdiv = REG_VAL(0x10, 24, 8),
217*4882a593Smuzhiyun },
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
ns2_lcpll_ddr_clk_init(struct device_node * node)220*4882a593Smuzhiyun static void __init ns2_lcpll_ddr_clk_init(struct device_node *node)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun iproc_pll_clk_setup(node, &lcpll_ddr, NULL, 0, lcpll_ddr_clk,
223*4882a593Smuzhiyun ARRAY_SIZE(lcpll_ddr_clk));
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun CLK_OF_DECLARE(ns2_lcpll_ddr_clk, "brcm,ns2-lcpll-ddr",
226*4882a593Smuzhiyun ns2_lcpll_ddr_clk_init);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static const struct iproc_pll_ctrl lcpll_ports = {
229*4882a593Smuzhiyun .flags = IPROC_CLK_AON | IPROC_CLK_PLL_SPLIT_STAT_CTRL,
230*4882a593Smuzhiyun .aon = AON_VAL(0x0, 2, 5, 4),
231*4882a593Smuzhiyun .reset = RESET_VAL(0x4, 2, 1),
232*4882a593Smuzhiyun .dig_filter = DF_VAL(0x0, 9, 3, 5, 4, 1, 4),
233*4882a593Smuzhiyun .ndiv_int = REG_VAL(0x8, 4, 10),
234*4882a593Smuzhiyun .pdiv = REG_VAL(0x8, 0, 4),
235*4882a593Smuzhiyun .vco_ctrl = VCO_CTRL_VAL(0x10, 0xc),
236*4882a593Smuzhiyun .status = REG_VAL(0x0, 0, 1),
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const struct iproc_clk_ctrl lcpll_ports_clk[] = {
240*4882a593Smuzhiyun /* bypass_shift, the last value passed into ENABLE_VAL(), is not defined
241*4882a593Smuzhiyun * in NS2. However, it doesn't appear to be used anywhere, so setting
242*4882a593Smuzhiyun * it to 0.
243*4882a593Smuzhiyun */
244*4882a593Smuzhiyun [BCM_NS2_LCPLL_PORTS_WAN_CLK] = {
245*4882a593Smuzhiyun .channel = BCM_NS2_LCPLL_PORTS_WAN_CLK,
246*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
247*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 18, 12, 0),
248*4882a593Smuzhiyun .mdiv = REG_VAL(0x14, 0, 8),
249*4882a593Smuzhiyun },
250*4882a593Smuzhiyun [BCM_NS2_LCPLL_PORTS_RGMII_CLK] = {
251*4882a593Smuzhiyun .channel = BCM_NS2_LCPLL_PORTS_RGMII_CLK,
252*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
253*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 19, 13, 0),
254*4882a593Smuzhiyun .mdiv = REG_VAL(0x14, 8, 8),
255*4882a593Smuzhiyun },
256*4882a593Smuzhiyun [BCM_NS2_LCPLL_PORTS_CH2_UNUSED] = {
257*4882a593Smuzhiyun .channel = BCM_NS2_LCPLL_PORTS_CH2_UNUSED,
258*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
259*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 20, 14, 0),
260*4882a593Smuzhiyun .mdiv = REG_VAL(0x10, 0, 8),
261*4882a593Smuzhiyun },
262*4882a593Smuzhiyun [BCM_NS2_LCPLL_PORTS_CH3_UNUSED] = {
263*4882a593Smuzhiyun .channel = BCM_NS2_LCPLL_PORTS_CH3_UNUSED,
264*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
265*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 21, 15, 0),
266*4882a593Smuzhiyun .mdiv = REG_VAL(0x10, 8, 8),
267*4882a593Smuzhiyun },
268*4882a593Smuzhiyun [BCM_NS2_LCPLL_PORTS_CH4_UNUSED] = {
269*4882a593Smuzhiyun .channel = BCM_NS2_LCPLL_PORTS_CH4_UNUSED,
270*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
271*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 22, 16, 0),
272*4882a593Smuzhiyun .mdiv = REG_VAL(0x10, 16, 8),
273*4882a593Smuzhiyun },
274*4882a593Smuzhiyun [BCM_NS2_LCPLL_PORTS_CH5_UNUSED] = {
275*4882a593Smuzhiyun .channel = BCM_NS2_LCPLL_PORTS_CH5_UNUSED,
276*4882a593Smuzhiyun .flags = IPROC_CLK_AON,
277*4882a593Smuzhiyun .enable = ENABLE_VAL(0x0, 23, 17, 0),
278*4882a593Smuzhiyun .mdiv = REG_VAL(0x10, 24, 8),
279*4882a593Smuzhiyun },
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
ns2_lcpll_ports_clk_init(struct device_node * node)282*4882a593Smuzhiyun static void __init ns2_lcpll_ports_clk_init(struct device_node *node)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun iproc_pll_clk_setup(node, &lcpll_ports, NULL, 0, lcpll_ports_clk,
285*4882a593Smuzhiyun ARRAY_SIZE(lcpll_ports_clk));
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun CLK_OF_DECLARE(ns2_lcpll_ports_clk, "brcm,ns2-lcpll-ports",
288*4882a593Smuzhiyun ns2_lcpll_ports_clk_init);
289