1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014 Broadcom Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
5*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
6*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
10*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11*4882a593Smuzhiyun * GNU General Public License for more details.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/clk-provider.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/clkdev.h>
20*4882a593Smuzhiyun #include <linux/of_address.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "clk-iproc.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct iproc_asiu;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun struct iproc_asiu_clk {
28*4882a593Smuzhiyun struct clk_hw hw;
29*4882a593Smuzhiyun const char *name;
30*4882a593Smuzhiyun struct iproc_asiu *asiu;
31*4882a593Smuzhiyun unsigned long rate;
32*4882a593Smuzhiyun struct iproc_asiu_div div;
33*4882a593Smuzhiyun struct iproc_asiu_gate gate;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct iproc_asiu {
37*4882a593Smuzhiyun void __iomem *div_base;
38*4882a593Smuzhiyun void __iomem *gate_base;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct clk_hw_onecell_data *clk_data;
41*4882a593Smuzhiyun struct iproc_asiu_clk *clks;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define to_asiu_clk(hw) container_of(hw, struct iproc_asiu_clk, hw)
45*4882a593Smuzhiyun
iproc_asiu_clk_enable(struct clk_hw * hw)46*4882a593Smuzhiyun static int iproc_asiu_clk_enable(struct clk_hw *hw)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun struct iproc_asiu_clk *clk = to_asiu_clk(hw);
49*4882a593Smuzhiyun struct iproc_asiu *asiu = clk->asiu;
50*4882a593Smuzhiyun u32 val;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* some clocks at the ASIU level are always enabled */
53*4882a593Smuzhiyun if (clk->gate.offset == IPROC_CLK_INVALID_OFFSET)
54*4882a593Smuzhiyun return 0;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun val = readl(asiu->gate_base + clk->gate.offset);
57*4882a593Smuzhiyun val |= (1 << clk->gate.en_shift);
58*4882a593Smuzhiyun writel(val, asiu->gate_base + clk->gate.offset);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun return 0;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
iproc_asiu_clk_disable(struct clk_hw * hw)63*4882a593Smuzhiyun static void iproc_asiu_clk_disable(struct clk_hw *hw)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct iproc_asiu_clk *clk = to_asiu_clk(hw);
66*4882a593Smuzhiyun struct iproc_asiu *asiu = clk->asiu;
67*4882a593Smuzhiyun u32 val;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* some clocks at the ASIU level are always enabled */
70*4882a593Smuzhiyun if (clk->gate.offset == IPROC_CLK_INVALID_OFFSET)
71*4882a593Smuzhiyun return;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun val = readl(asiu->gate_base + clk->gate.offset);
74*4882a593Smuzhiyun val &= ~(1 << clk->gate.en_shift);
75*4882a593Smuzhiyun writel(val, asiu->gate_base + clk->gate.offset);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
iproc_asiu_clk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)78*4882a593Smuzhiyun static unsigned long iproc_asiu_clk_recalc_rate(struct clk_hw *hw,
79*4882a593Smuzhiyun unsigned long parent_rate)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct iproc_asiu_clk *clk = to_asiu_clk(hw);
82*4882a593Smuzhiyun struct iproc_asiu *asiu = clk->asiu;
83*4882a593Smuzhiyun u32 val;
84*4882a593Smuzhiyun unsigned int div_h, div_l;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (parent_rate == 0) {
87*4882a593Smuzhiyun clk->rate = 0;
88*4882a593Smuzhiyun return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* if clock divisor is not enabled, simply return parent rate */
92*4882a593Smuzhiyun val = readl(asiu->div_base + clk->div.offset);
93*4882a593Smuzhiyun if ((val & (1 << clk->div.en_shift)) == 0) {
94*4882a593Smuzhiyun clk->rate = parent_rate;
95*4882a593Smuzhiyun return parent_rate;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* clock rate = parent rate / (high_div + 1) + (low_div + 1) */
99*4882a593Smuzhiyun div_h = (val >> clk->div.high_shift) & bit_mask(clk->div.high_width);
100*4882a593Smuzhiyun div_h++;
101*4882a593Smuzhiyun div_l = (val >> clk->div.low_shift) & bit_mask(clk->div.low_width);
102*4882a593Smuzhiyun div_l++;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun clk->rate = parent_rate / (div_h + div_l);
105*4882a593Smuzhiyun pr_debug("%s: rate: %lu. parent rate: %lu div_h: %u div_l: %u\n",
106*4882a593Smuzhiyun __func__, clk->rate, parent_rate, div_h, div_l);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return clk->rate;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
iproc_asiu_clk_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)111*4882a593Smuzhiyun static long iproc_asiu_clk_round_rate(struct clk_hw *hw, unsigned long rate,
112*4882a593Smuzhiyun unsigned long *parent_rate)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun unsigned int div;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (rate == 0 || *parent_rate == 0)
117*4882a593Smuzhiyun return -EINVAL;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (rate == *parent_rate)
120*4882a593Smuzhiyun return *parent_rate;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun div = DIV_ROUND_CLOSEST(*parent_rate, rate);
123*4882a593Smuzhiyun if (div < 2)
124*4882a593Smuzhiyun return *parent_rate;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return *parent_rate / div;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
iproc_asiu_clk_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)129*4882a593Smuzhiyun static int iproc_asiu_clk_set_rate(struct clk_hw *hw, unsigned long rate,
130*4882a593Smuzhiyun unsigned long parent_rate)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct iproc_asiu_clk *clk = to_asiu_clk(hw);
133*4882a593Smuzhiyun struct iproc_asiu *asiu = clk->asiu;
134*4882a593Smuzhiyun unsigned int div, div_h, div_l;
135*4882a593Smuzhiyun u32 val;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (rate == 0 || parent_rate == 0)
138*4882a593Smuzhiyun return -EINVAL;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* simply disable the divisor if one wants the same rate as parent */
141*4882a593Smuzhiyun if (rate == parent_rate) {
142*4882a593Smuzhiyun val = readl(asiu->div_base + clk->div.offset);
143*4882a593Smuzhiyun val &= ~(1 << clk->div.en_shift);
144*4882a593Smuzhiyun writel(val, asiu->div_base + clk->div.offset);
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun div = DIV_ROUND_CLOSEST(parent_rate, rate);
149*4882a593Smuzhiyun if (div < 2)
150*4882a593Smuzhiyun return -EINVAL;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun div_h = div_l = div >> 1;
153*4882a593Smuzhiyun div_h--;
154*4882a593Smuzhiyun div_l--;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun val = readl(asiu->div_base + clk->div.offset);
157*4882a593Smuzhiyun val |= 1 << clk->div.en_shift;
158*4882a593Smuzhiyun if (div_h) {
159*4882a593Smuzhiyun val &= ~(bit_mask(clk->div.high_width)
160*4882a593Smuzhiyun << clk->div.high_shift);
161*4882a593Smuzhiyun val |= div_h << clk->div.high_shift;
162*4882a593Smuzhiyun } else {
163*4882a593Smuzhiyun val &= ~(bit_mask(clk->div.high_width)
164*4882a593Smuzhiyun << clk->div.high_shift);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun if (div_l) {
167*4882a593Smuzhiyun val &= ~(bit_mask(clk->div.low_width) << clk->div.low_shift);
168*4882a593Smuzhiyun val |= div_l << clk->div.low_shift;
169*4882a593Smuzhiyun } else {
170*4882a593Smuzhiyun val &= ~(bit_mask(clk->div.low_width) << clk->div.low_shift);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun writel(val, asiu->div_base + clk->div.offset);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static const struct clk_ops iproc_asiu_ops = {
178*4882a593Smuzhiyun .enable = iproc_asiu_clk_enable,
179*4882a593Smuzhiyun .disable = iproc_asiu_clk_disable,
180*4882a593Smuzhiyun .recalc_rate = iproc_asiu_clk_recalc_rate,
181*4882a593Smuzhiyun .round_rate = iproc_asiu_clk_round_rate,
182*4882a593Smuzhiyun .set_rate = iproc_asiu_clk_set_rate,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
iproc_asiu_setup(struct device_node * node,const struct iproc_asiu_div * div,const struct iproc_asiu_gate * gate,unsigned int num_clks)185*4882a593Smuzhiyun void __init iproc_asiu_setup(struct device_node *node,
186*4882a593Smuzhiyun const struct iproc_asiu_div *div,
187*4882a593Smuzhiyun const struct iproc_asiu_gate *gate,
188*4882a593Smuzhiyun unsigned int num_clks)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun int i, ret;
191*4882a593Smuzhiyun struct iproc_asiu *asiu;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (WARN_ON(!gate || !div))
194*4882a593Smuzhiyun return;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun asiu = kzalloc(sizeof(*asiu), GFP_KERNEL);
197*4882a593Smuzhiyun if (WARN_ON(!asiu))
198*4882a593Smuzhiyun return;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun asiu->clk_data = kzalloc(struct_size(asiu->clk_data, hws, num_clks),
201*4882a593Smuzhiyun GFP_KERNEL);
202*4882a593Smuzhiyun if (WARN_ON(!asiu->clk_data))
203*4882a593Smuzhiyun goto err_clks;
204*4882a593Smuzhiyun asiu->clk_data->num = num_clks;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun asiu->clks = kcalloc(num_clks, sizeof(*asiu->clks), GFP_KERNEL);
207*4882a593Smuzhiyun if (WARN_ON(!asiu->clks))
208*4882a593Smuzhiyun goto err_asiu_clks;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun asiu->div_base = of_iomap(node, 0);
211*4882a593Smuzhiyun if (WARN_ON(!asiu->div_base))
212*4882a593Smuzhiyun goto err_iomap_div;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun asiu->gate_base = of_iomap(node, 1);
215*4882a593Smuzhiyun if (WARN_ON(!asiu->gate_base))
216*4882a593Smuzhiyun goto err_iomap_gate;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun for (i = 0; i < num_clks; i++) {
219*4882a593Smuzhiyun struct clk_init_data init;
220*4882a593Smuzhiyun const char *parent_name;
221*4882a593Smuzhiyun struct iproc_asiu_clk *asiu_clk;
222*4882a593Smuzhiyun const char *clk_name;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun ret = of_property_read_string_index(node, "clock-output-names",
225*4882a593Smuzhiyun i, &clk_name);
226*4882a593Smuzhiyun if (WARN_ON(ret))
227*4882a593Smuzhiyun goto err_clk_register;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun asiu_clk = &asiu->clks[i];
230*4882a593Smuzhiyun asiu_clk->name = clk_name;
231*4882a593Smuzhiyun asiu_clk->asiu = asiu;
232*4882a593Smuzhiyun asiu_clk->div = div[i];
233*4882a593Smuzhiyun asiu_clk->gate = gate[i];
234*4882a593Smuzhiyun init.name = clk_name;
235*4882a593Smuzhiyun init.ops = &iproc_asiu_ops;
236*4882a593Smuzhiyun init.flags = 0;
237*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(node, 0);
238*4882a593Smuzhiyun init.parent_names = (parent_name ? &parent_name : NULL);
239*4882a593Smuzhiyun init.num_parents = (parent_name ? 1 : 0);
240*4882a593Smuzhiyun asiu_clk->hw.init = &init;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun ret = clk_hw_register(NULL, &asiu_clk->hw);
243*4882a593Smuzhiyun if (WARN_ON(ret))
244*4882a593Smuzhiyun goto err_clk_register;
245*4882a593Smuzhiyun asiu->clk_data->hws[i] = &asiu_clk->hw;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get,
249*4882a593Smuzhiyun asiu->clk_data);
250*4882a593Smuzhiyun if (WARN_ON(ret))
251*4882a593Smuzhiyun goto err_clk_register;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun err_clk_register:
256*4882a593Smuzhiyun while (--i >= 0)
257*4882a593Smuzhiyun clk_hw_unregister(asiu->clk_data->hws[i]);
258*4882a593Smuzhiyun iounmap(asiu->gate_base);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun err_iomap_gate:
261*4882a593Smuzhiyun iounmap(asiu->div_base);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun err_iomap_div:
264*4882a593Smuzhiyun kfree(asiu->clks);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun err_asiu_clks:
267*4882a593Smuzhiyun kfree(asiu->clk_data);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun err_clks:
270*4882a593Smuzhiyun kfree(asiu);
271*4882a593Smuzhiyun }
272