xref: /OK3568_Linux_fs/kernel/drivers/clk/bcm/clk-cygnus.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2014 Broadcom Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
5*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
6*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
10*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
11*4882a593Smuzhiyun  * GNU General Public License for more details.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/clk-provider.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/clkdev.h>
20*4882a593Smuzhiyun #include <linux/of_address.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <dt-bindings/clock/bcm-cygnus.h>
24*4882a593Smuzhiyun #include "clk-iproc.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define REG_VAL(o, s, w) { .offset = o, .shift = s, .width = w, }
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define AON_VAL(o, pw, ps, is) { .offset = o, .pwr_width = pw, \
29*4882a593Smuzhiyun 	.pwr_shift = ps, .iso_shift = is }
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define SW_CTRL_VAL(o, s) { .offset = o, .shift = s, }
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define ASIU_DIV_VAL(o, es, hs, hw, ls, lw) \
34*4882a593Smuzhiyun 		{ .offset = o, .en_shift = es, .high_shift = hs, \
35*4882a593Smuzhiyun 		.high_width = hw, .low_shift = ls, .low_width = lw }
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define RESET_VAL(o, rs, prs) { .offset = o, .reset_shift = rs, \
38*4882a593Smuzhiyun 	.p_reset_shift = prs }
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define DF_VAL(o, kis, kiw, kps, kpw, kas, kaw) { .offset = o, .ki_shift = kis,\
41*4882a593Smuzhiyun 	.ki_width = kiw, .kp_shift = kps, .kp_width = kpw, .ka_shift = kas,    \
42*4882a593Smuzhiyun 	.ka_width = kaw }
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define VCO_CTRL_VAL(uo, lo) { .u_offset = uo, .l_offset = lo }
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define ENABLE_VAL(o, es, hs, bs) { .offset = o, .enable_shift = es, \
47*4882a593Smuzhiyun 	.hold_shift = hs, .bypass_shift = bs }
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define ASIU_GATE_VAL(o, es) { .offset = o, .en_shift = es }
50*4882a593Smuzhiyun 
cygnus_armpll_init(struct device_node * node)51*4882a593Smuzhiyun static void __init cygnus_armpll_init(struct device_node *node)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	iproc_armpll_setup(node);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun CLK_OF_DECLARE(cygnus_armpll, "brcm,cygnus-armpll", cygnus_armpll_init);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const struct iproc_pll_ctrl genpll = {
58*4882a593Smuzhiyun 	.flags = IPROC_CLK_AON | IPROC_CLK_PLL_HAS_NDIV_FRAC |
59*4882a593Smuzhiyun 		IPROC_CLK_PLL_NEEDS_SW_CFG,
60*4882a593Smuzhiyun 	.aon = AON_VAL(0x0, 2, 1, 0),
61*4882a593Smuzhiyun 	.reset = RESET_VAL(0x0, 11, 10),
62*4882a593Smuzhiyun 	.dig_filter = DF_VAL(0x0, 4, 3, 0, 4, 7, 3),
63*4882a593Smuzhiyun 	.sw_ctrl = SW_CTRL_VAL(0x10, 31),
64*4882a593Smuzhiyun 	.ndiv_int = REG_VAL(0x10, 20, 10),
65*4882a593Smuzhiyun 	.ndiv_frac = REG_VAL(0x10, 0, 20),
66*4882a593Smuzhiyun 	.pdiv = REG_VAL(0x14, 0, 4),
67*4882a593Smuzhiyun 	.vco_ctrl = VCO_CTRL_VAL(0x18, 0x1c),
68*4882a593Smuzhiyun 	.status = REG_VAL(0x28, 12, 1),
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static const struct iproc_clk_ctrl genpll_clk[] = {
72*4882a593Smuzhiyun 	[BCM_CYGNUS_GENPLL_AXI21_CLK] = {
73*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_GENPLL_AXI21_CLK,
74*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
75*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 6, 0, 12),
76*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x20, 0, 8),
77*4882a593Smuzhiyun 	},
78*4882a593Smuzhiyun 	[BCM_CYGNUS_GENPLL_250MHZ_CLK] = {
79*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_GENPLL_250MHZ_CLK,
80*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
81*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 7, 1, 13),
82*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x20, 10, 8),
83*4882a593Smuzhiyun 	},
84*4882a593Smuzhiyun 	[BCM_CYGNUS_GENPLL_IHOST_SYS_CLK] = {
85*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_GENPLL_IHOST_SYS_CLK,
86*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
87*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 8, 2, 14),
88*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x20, 20, 8),
89*4882a593Smuzhiyun 	},
90*4882a593Smuzhiyun 	[BCM_CYGNUS_GENPLL_ENET_SW_CLK] = {
91*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_GENPLL_ENET_SW_CLK,
92*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
93*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 9, 3, 15),
94*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x24, 0, 8),
95*4882a593Smuzhiyun 	},
96*4882a593Smuzhiyun 	[BCM_CYGNUS_GENPLL_AUDIO_125_CLK] = {
97*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_GENPLL_AUDIO_125_CLK,
98*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
99*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 10, 4, 16),
100*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x24, 10, 8),
101*4882a593Smuzhiyun 	},
102*4882a593Smuzhiyun 	[BCM_CYGNUS_GENPLL_CAN_CLK] = {
103*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_GENPLL_CAN_CLK,
104*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
105*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 11, 5, 17),
106*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x24, 20, 8),
107*4882a593Smuzhiyun 	},
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
cygnus_genpll_clk_init(struct device_node * node)110*4882a593Smuzhiyun static void __init cygnus_genpll_clk_init(struct device_node *node)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	iproc_pll_clk_setup(node, &genpll, NULL, 0, genpll_clk,
113*4882a593Smuzhiyun 			    ARRAY_SIZE(genpll_clk));
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun CLK_OF_DECLARE(cygnus_genpll, "brcm,cygnus-genpll", cygnus_genpll_clk_init);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static const struct iproc_pll_ctrl lcpll0 = {
118*4882a593Smuzhiyun 	.flags = IPROC_CLK_AON | IPROC_CLK_PLL_NEEDS_SW_CFG,
119*4882a593Smuzhiyun 	.aon = AON_VAL(0x0, 2, 5, 4),
120*4882a593Smuzhiyun 	.reset = RESET_VAL(0x0, 31, 30),
121*4882a593Smuzhiyun 	.dig_filter = DF_VAL(0x0, 27, 3, 23, 4, 19, 4),
122*4882a593Smuzhiyun 	.sw_ctrl = SW_CTRL_VAL(0x4, 31),
123*4882a593Smuzhiyun 	.ndiv_int = REG_VAL(0x4, 16, 10),
124*4882a593Smuzhiyun 	.pdiv = REG_VAL(0x4, 26, 4),
125*4882a593Smuzhiyun 	.vco_ctrl = VCO_CTRL_VAL(0x10, 0x14),
126*4882a593Smuzhiyun 	.status = REG_VAL(0x18, 12, 1),
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static const struct iproc_clk_ctrl lcpll0_clk[] = {
130*4882a593Smuzhiyun 	[BCM_CYGNUS_LCPLL0_PCIE_PHY_REF_CLK] = {
131*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_LCPLL0_PCIE_PHY_REF_CLK,
132*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
133*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 7, 1, 13),
134*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x8, 0, 8),
135*4882a593Smuzhiyun 	},
136*4882a593Smuzhiyun 	[BCM_CYGNUS_LCPLL0_DDR_PHY_CLK] = {
137*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_LCPLL0_DDR_PHY_CLK,
138*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
139*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 8, 2, 14),
140*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x8, 10, 8),
141*4882a593Smuzhiyun 	},
142*4882a593Smuzhiyun 	[BCM_CYGNUS_LCPLL0_SDIO_CLK] = {
143*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_LCPLL0_SDIO_CLK,
144*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
145*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 9, 3, 15),
146*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x8, 20, 8),
147*4882a593Smuzhiyun 	},
148*4882a593Smuzhiyun 	[BCM_CYGNUS_LCPLL0_USB_PHY_REF_CLK] = {
149*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_LCPLL0_USB_PHY_REF_CLK,
150*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
151*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 10, 4, 16),
152*4882a593Smuzhiyun 		.mdiv = REG_VAL(0xc, 0, 8),
153*4882a593Smuzhiyun 	},
154*4882a593Smuzhiyun 	[BCM_CYGNUS_LCPLL0_SMART_CARD_CLK] = {
155*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_LCPLL0_SMART_CARD_CLK,
156*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
157*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 11, 5, 17),
158*4882a593Smuzhiyun 		.mdiv = REG_VAL(0xc, 10, 8),
159*4882a593Smuzhiyun 	},
160*4882a593Smuzhiyun 	[BCM_CYGNUS_LCPLL0_CH5_UNUSED] = {
161*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_LCPLL0_CH5_UNUSED,
162*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
163*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x0, 12, 6, 18),
164*4882a593Smuzhiyun 		.mdiv = REG_VAL(0xc, 20, 8),
165*4882a593Smuzhiyun 	},
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
cygnus_lcpll0_clk_init(struct device_node * node)168*4882a593Smuzhiyun static void __init cygnus_lcpll0_clk_init(struct device_node *node)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	iproc_pll_clk_setup(node, &lcpll0, NULL, 0, lcpll0_clk,
171*4882a593Smuzhiyun 			    ARRAY_SIZE(lcpll0_clk));
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun CLK_OF_DECLARE(cygnus_lcpll0, "brcm,cygnus-lcpll0", cygnus_lcpll0_clk_init);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun  * MIPI PLL VCO frequency parameter table
177*4882a593Smuzhiyun  */
178*4882a593Smuzhiyun static const struct iproc_pll_vco_param mipipll_vco_params[] = {
179*4882a593Smuzhiyun 	/* rate (Hz) ndiv_int ndiv_frac pdiv */
180*4882a593Smuzhiyun 	{ 750000000UL,   30,     0,        1 },
181*4882a593Smuzhiyun 	{ 1000000000UL,  40,     0,        1 },
182*4882a593Smuzhiyun 	{ 1350000000ul,  54,     0,        1 },
183*4882a593Smuzhiyun 	{ 2000000000UL,  80,     0,        1 },
184*4882a593Smuzhiyun 	{ 2100000000UL,  84,     0,        1 },
185*4882a593Smuzhiyun 	{ 2250000000UL,  90,     0,        1 },
186*4882a593Smuzhiyun 	{ 2500000000UL,  100,    0,        1 },
187*4882a593Smuzhiyun 	{ 2700000000UL,  54,     0,        0 },
188*4882a593Smuzhiyun 	{ 2975000000UL,  119,    0,        1 },
189*4882a593Smuzhiyun 	{ 3100000000UL,  124,    0,        1 },
190*4882a593Smuzhiyun 	{ 3150000000UL,  126,    0,        1 },
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static const struct iproc_pll_ctrl mipipll = {
194*4882a593Smuzhiyun 	.flags = IPROC_CLK_PLL_ASIU | IPROC_CLK_PLL_HAS_NDIV_FRAC |
195*4882a593Smuzhiyun 		 IPROC_CLK_NEEDS_READ_BACK,
196*4882a593Smuzhiyun 	.aon = AON_VAL(0x0, 4, 17, 16),
197*4882a593Smuzhiyun 	.asiu = ASIU_GATE_VAL(0x0, 3),
198*4882a593Smuzhiyun 	.reset = RESET_VAL(0x0, 11, 10),
199*4882a593Smuzhiyun 	.dig_filter = DF_VAL(0x0, 4, 3, 0, 4, 7, 4),
200*4882a593Smuzhiyun 	.ndiv_int = REG_VAL(0x10, 20, 10),
201*4882a593Smuzhiyun 	.ndiv_frac = REG_VAL(0x10, 0, 20),
202*4882a593Smuzhiyun 	.pdiv = REG_VAL(0x14, 0, 4),
203*4882a593Smuzhiyun 	.vco_ctrl = VCO_CTRL_VAL(0x18, 0x1c),
204*4882a593Smuzhiyun 	.status = REG_VAL(0x28, 12, 1),
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static const struct iproc_clk_ctrl mipipll_clk[] = {
208*4882a593Smuzhiyun 	[BCM_CYGNUS_MIPIPLL_CH0_UNUSED] = {
209*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_MIPIPLL_CH0_UNUSED,
210*4882a593Smuzhiyun 		.flags = IPROC_CLK_NEEDS_READ_BACK,
211*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 12, 6, 18),
212*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x20, 0, 8),
213*4882a593Smuzhiyun 	},
214*4882a593Smuzhiyun 	[BCM_CYGNUS_MIPIPLL_CH1_LCD] = {
215*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_MIPIPLL_CH1_LCD,
216*4882a593Smuzhiyun 		.flags = IPROC_CLK_NEEDS_READ_BACK,
217*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 13, 7, 19),
218*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x20, 10, 8),
219*4882a593Smuzhiyun 	},
220*4882a593Smuzhiyun 	[BCM_CYGNUS_MIPIPLL_CH2_V3D] = {
221*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_MIPIPLL_CH2_V3D,
222*4882a593Smuzhiyun 		.flags = IPROC_CLK_NEEDS_READ_BACK,
223*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 14, 8, 20),
224*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x20, 20, 8),
225*4882a593Smuzhiyun 	},
226*4882a593Smuzhiyun 	[BCM_CYGNUS_MIPIPLL_CH3_UNUSED] = {
227*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_MIPIPLL_CH3_UNUSED,
228*4882a593Smuzhiyun 		.flags = IPROC_CLK_NEEDS_READ_BACK,
229*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 15, 9, 21),
230*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x24, 0, 8),
231*4882a593Smuzhiyun 	},
232*4882a593Smuzhiyun 	[BCM_CYGNUS_MIPIPLL_CH4_UNUSED] = {
233*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_MIPIPLL_CH4_UNUSED,
234*4882a593Smuzhiyun 		.flags = IPROC_CLK_NEEDS_READ_BACK,
235*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 16, 10, 22),
236*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x24, 10, 8),
237*4882a593Smuzhiyun 	},
238*4882a593Smuzhiyun 	[BCM_CYGNUS_MIPIPLL_CH5_UNUSED] = {
239*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_MIPIPLL_CH5_UNUSED,
240*4882a593Smuzhiyun 		.flags = IPROC_CLK_NEEDS_READ_BACK,
241*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x4, 17, 11, 23),
242*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x24, 20, 8),
243*4882a593Smuzhiyun 	},
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
cygnus_mipipll_clk_init(struct device_node * node)246*4882a593Smuzhiyun static void __init cygnus_mipipll_clk_init(struct device_node *node)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	iproc_pll_clk_setup(node, &mipipll, mipipll_vco_params,
249*4882a593Smuzhiyun 			    ARRAY_SIZE(mipipll_vco_params), mipipll_clk,
250*4882a593Smuzhiyun 			    ARRAY_SIZE(mipipll_clk));
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun CLK_OF_DECLARE(cygnus_mipipll, "brcm,cygnus-mipipll", cygnus_mipipll_clk_init);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun static const struct iproc_asiu_div asiu_div[] = {
255*4882a593Smuzhiyun 	[BCM_CYGNUS_ASIU_KEYPAD_CLK] = ASIU_DIV_VAL(0x0, 31, 16, 10, 0, 10),
256*4882a593Smuzhiyun 	[BCM_CYGNUS_ASIU_ADC_CLK] = ASIU_DIV_VAL(0x4, 31, 16, 10, 0, 10),
257*4882a593Smuzhiyun 	[BCM_CYGNUS_ASIU_PWM_CLK] = ASIU_DIV_VAL(0x8, 31, 16, 10, 0, 10),
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static const struct iproc_asiu_gate asiu_gate[] = {
261*4882a593Smuzhiyun 	[BCM_CYGNUS_ASIU_KEYPAD_CLK] = ASIU_GATE_VAL(0x0, 7),
262*4882a593Smuzhiyun 	[BCM_CYGNUS_ASIU_ADC_CLK] = ASIU_GATE_VAL(0x0, 9),
263*4882a593Smuzhiyun 	[BCM_CYGNUS_ASIU_PWM_CLK] = ASIU_GATE_VAL(IPROC_CLK_INVALID_OFFSET, 0),
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
cygnus_asiu_init(struct device_node * node)266*4882a593Smuzhiyun static void __init cygnus_asiu_init(struct device_node *node)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	iproc_asiu_setup(node, asiu_div, asiu_gate, ARRAY_SIZE(asiu_div));
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun CLK_OF_DECLARE(cygnus_asiu_clk, "brcm,cygnus-asiu-clk", cygnus_asiu_init);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static const struct iproc_pll_ctrl audiopll = {
273*4882a593Smuzhiyun 	.flags = IPROC_CLK_PLL_NEEDS_SW_CFG | IPROC_CLK_PLL_HAS_NDIV_FRAC |
274*4882a593Smuzhiyun 		IPROC_CLK_PLL_USER_MODE_ON | IPROC_CLK_PLL_RESET_ACTIVE_LOW |
275*4882a593Smuzhiyun 		IPROC_CLK_PLL_CALC_PARAM,
276*4882a593Smuzhiyun 	.reset = RESET_VAL(0x5c, 0, 1),
277*4882a593Smuzhiyun 	.dig_filter = DF_VAL(0x48, 0, 3, 6, 4, 3, 3),
278*4882a593Smuzhiyun 	.sw_ctrl = SW_CTRL_VAL(0x4, 0),
279*4882a593Smuzhiyun 	.ndiv_int = REG_VAL(0x8, 0, 10),
280*4882a593Smuzhiyun 	.ndiv_frac = REG_VAL(0x8, 10, 20),
281*4882a593Smuzhiyun 	.pdiv = REG_VAL(0x44, 0, 4),
282*4882a593Smuzhiyun 	.vco_ctrl = VCO_CTRL_VAL(0x0c, 0x10),
283*4882a593Smuzhiyun 	.status = REG_VAL(0x54, 0, 1),
284*4882a593Smuzhiyun 	.macro_mode = REG_VAL(0x0, 0, 3),
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static const struct iproc_clk_ctrl audiopll_clk[] = {
288*4882a593Smuzhiyun 	[BCM_CYGNUS_AUDIOPLL_CH0] = {
289*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_AUDIOPLL_CH0,
290*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON | IPROC_CLK_MCLK_DIV_BY_2,
291*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x14, 8, 10, 9),
292*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x14, 0, 8),
293*4882a593Smuzhiyun 	},
294*4882a593Smuzhiyun 	[BCM_CYGNUS_AUDIOPLL_CH1] = {
295*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_AUDIOPLL_CH1,
296*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
297*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x18, 8, 10, 9),
298*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x18, 0, 8),
299*4882a593Smuzhiyun 	},
300*4882a593Smuzhiyun 	[BCM_CYGNUS_AUDIOPLL_CH2] = {
301*4882a593Smuzhiyun 		.channel = BCM_CYGNUS_AUDIOPLL_CH2,
302*4882a593Smuzhiyun 		.flags = IPROC_CLK_AON,
303*4882a593Smuzhiyun 		.enable = ENABLE_VAL(0x1c, 8, 10, 9),
304*4882a593Smuzhiyun 		.mdiv = REG_VAL(0x1c, 0, 8),
305*4882a593Smuzhiyun 	},
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
cygnus_audiopll_clk_init(struct device_node * node)308*4882a593Smuzhiyun static void __init cygnus_audiopll_clk_init(struct device_node *node)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	iproc_pll_clk_setup(node, &audiopll, NULL, 0,
311*4882a593Smuzhiyun 			    audiopll_clk,  ARRAY_SIZE(audiopll_clk));
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun CLK_OF_DECLARE(cygnus_audiopll, "brcm,cygnus-audiopll",
314*4882a593Smuzhiyun 			cygnus_audiopll_clk_init);
315