1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2020 BAIKAL ELECTRONICS, JSC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors:
6*4882a593Smuzhiyun * Serge Semin <Sergey.Semin@baikalelectronics.ru>
7*4882a593Smuzhiyun * Dmitry Dunaev <dmitry.dunaev@baikalelectronics.ru>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Baikal-T1 CCU Dividers clock driver
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define pr_fmt(fmt) "bt1-ccu-div: " fmt
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/printk.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/clk-provider.h>
18*4882a593Smuzhiyun #include <linux/reset-controller.h>
19*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/of_address.h>
22*4882a593Smuzhiyun #include <linux/of_platform.h>
23*4882a593Smuzhiyun #include <linux/ioport.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <dt-bindings/clock/bt1-ccu.h>
27*4882a593Smuzhiyun #include <dt-bindings/reset/bt1-ccu.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "ccu-div.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define CCU_AXI_MAIN_BASE 0x030
32*4882a593Smuzhiyun #define CCU_AXI_DDR_BASE 0x034
33*4882a593Smuzhiyun #define CCU_AXI_SATA_BASE 0x038
34*4882a593Smuzhiyun #define CCU_AXI_GMAC0_BASE 0x03C
35*4882a593Smuzhiyun #define CCU_AXI_GMAC1_BASE 0x040
36*4882a593Smuzhiyun #define CCU_AXI_XGMAC_BASE 0x044
37*4882a593Smuzhiyun #define CCU_AXI_PCIE_M_BASE 0x048
38*4882a593Smuzhiyun #define CCU_AXI_PCIE_S_BASE 0x04C
39*4882a593Smuzhiyun #define CCU_AXI_USB_BASE 0x050
40*4882a593Smuzhiyun #define CCU_AXI_HWA_BASE 0x054
41*4882a593Smuzhiyun #define CCU_AXI_SRAM_BASE 0x058
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define CCU_SYS_SATA_REF_BASE 0x060
44*4882a593Smuzhiyun #define CCU_SYS_APB_BASE 0x064
45*4882a593Smuzhiyun #define CCU_SYS_GMAC0_BASE 0x068
46*4882a593Smuzhiyun #define CCU_SYS_GMAC1_BASE 0x06C
47*4882a593Smuzhiyun #define CCU_SYS_XGMAC_BASE 0x070
48*4882a593Smuzhiyun #define CCU_SYS_USB_BASE 0x074
49*4882a593Smuzhiyun #define CCU_SYS_PVT_BASE 0x078
50*4882a593Smuzhiyun #define CCU_SYS_HWA_BASE 0x07C
51*4882a593Smuzhiyun #define CCU_SYS_UART_BASE 0x084
52*4882a593Smuzhiyun #define CCU_SYS_TIMER0_BASE 0x088
53*4882a593Smuzhiyun #define CCU_SYS_TIMER1_BASE 0x08C
54*4882a593Smuzhiyun #define CCU_SYS_TIMER2_BASE 0x090
55*4882a593Smuzhiyun #define CCU_SYS_WDT_BASE 0x150
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define CCU_DIV_VAR_INFO(_id, _name, _pname, _base, _width, _flags, _features) \
58*4882a593Smuzhiyun { \
59*4882a593Smuzhiyun .id = _id, \
60*4882a593Smuzhiyun .name = _name, \
61*4882a593Smuzhiyun .parent_name = _pname, \
62*4882a593Smuzhiyun .base = _base, \
63*4882a593Smuzhiyun .type = CCU_DIV_VAR, \
64*4882a593Smuzhiyun .width = _width, \
65*4882a593Smuzhiyun .flags = _flags, \
66*4882a593Smuzhiyun .features = _features \
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define CCU_DIV_GATE_INFO(_id, _name, _pname, _base, _divider) \
70*4882a593Smuzhiyun { \
71*4882a593Smuzhiyun .id = _id, \
72*4882a593Smuzhiyun .name = _name, \
73*4882a593Smuzhiyun .parent_name = _pname, \
74*4882a593Smuzhiyun .base = _base, \
75*4882a593Smuzhiyun .type = CCU_DIV_GATE, \
76*4882a593Smuzhiyun .divider = _divider \
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define CCU_DIV_BUF_INFO(_id, _name, _pname, _base, _flags) \
80*4882a593Smuzhiyun { \
81*4882a593Smuzhiyun .id = _id, \
82*4882a593Smuzhiyun .name = _name, \
83*4882a593Smuzhiyun .parent_name = _pname, \
84*4882a593Smuzhiyun .base = _base, \
85*4882a593Smuzhiyun .type = CCU_DIV_BUF, \
86*4882a593Smuzhiyun .flags = _flags \
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define CCU_DIV_FIXED_INFO(_id, _name, _pname, _divider) \
90*4882a593Smuzhiyun { \
91*4882a593Smuzhiyun .id = _id, \
92*4882a593Smuzhiyun .name = _name, \
93*4882a593Smuzhiyun .parent_name = _pname, \
94*4882a593Smuzhiyun .type = CCU_DIV_FIXED, \
95*4882a593Smuzhiyun .divider = _divider \
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define CCU_DIV_RST_MAP(_rst_id, _clk_id) \
99*4882a593Smuzhiyun { \
100*4882a593Smuzhiyun .rst_id = _rst_id, \
101*4882a593Smuzhiyun .clk_id = _clk_id \
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun struct ccu_div_info {
105*4882a593Smuzhiyun unsigned int id;
106*4882a593Smuzhiyun const char *name;
107*4882a593Smuzhiyun const char *parent_name;
108*4882a593Smuzhiyun unsigned int base;
109*4882a593Smuzhiyun enum ccu_div_type type;
110*4882a593Smuzhiyun union {
111*4882a593Smuzhiyun unsigned int width;
112*4882a593Smuzhiyun unsigned int divider;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun unsigned long flags;
115*4882a593Smuzhiyun unsigned long features;
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun struct ccu_div_rst_map {
119*4882a593Smuzhiyun unsigned int rst_id;
120*4882a593Smuzhiyun unsigned int clk_id;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun struct ccu_div_data {
124*4882a593Smuzhiyun struct device_node *np;
125*4882a593Smuzhiyun struct regmap *sys_regs;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun unsigned int divs_num;
128*4882a593Smuzhiyun const struct ccu_div_info *divs_info;
129*4882a593Smuzhiyun struct ccu_div **divs;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun unsigned int rst_num;
132*4882a593Smuzhiyun const struct ccu_div_rst_map *rst_map;
133*4882a593Smuzhiyun struct reset_controller_dev rcdev;
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun #define to_ccu_div_data(_rcdev) container_of(_rcdev, struct ccu_div_data, rcdev)
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * AXI Main Interconnect (axi_main_clk) and DDR AXI-bus (axi_ddr_clk) clocks
139*4882a593Smuzhiyun * must be left enabled in any case, since former one is responsible for
140*4882a593Smuzhiyun * clocking a bus between CPU cores and the rest of the SoC components, while
141*4882a593Smuzhiyun * the later is clocking the AXI-bus between DDR controller and the Main
142*4882a593Smuzhiyun * Interconnect. So should any of these clocks get to be disabled, the system
143*4882a593Smuzhiyun * will literally stop working. That's why we marked them as critical.
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun static const struct ccu_div_info axi_info[] = {
146*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_AXI_MAIN_CLK, "axi_main_clk", "pcie_clk",
147*4882a593Smuzhiyun CCU_AXI_MAIN_BASE, 4,
148*4882a593Smuzhiyun CLK_IS_CRITICAL, CCU_DIV_RESET_DOMAIN),
149*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_AXI_DDR_CLK, "axi_ddr_clk", "sata_clk",
150*4882a593Smuzhiyun CCU_AXI_DDR_BASE, 4,
151*4882a593Smuzhiyun CLK_IS_CRITICAL | CLK_SET_RATE_GATE,
152*4882a593Smuzhiyun CCU_DIV_RESET_DOMAIN),
153*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_AXI_SATA_CLK, "axi_sata_clk", "sata_clk",
154*4882a593Smuzhiyun CCU_AXI_SATA_BASE, 4,
155*4882a593Smuzhiyun CLK_SET_RATE_GATE, CCU_DIV_RESET_DOMAIN),
156*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_AXI_GMAC0_CLK, "axi_gmac0_clk", "eth_clk",
157*4882a593Smuzhiyun CCU_AXI_GMAC0_BASE, 4,
158*4882a593Smuzhiyun CLK_SET_RATE_GATE, CCU_DIV_RESET_DOMAIN),
159*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_AXI_GMAC1_CLK, "axi_gmac1_clk", "eth_clk",
160*4882a593Smuzhiyun CCU_AXI_GMAC1_BASE, 4,
161*4882a593Smuzhiyun CLK_SET_RATE_GATE, CCU_DIV_RESET_DOMAIN),
162*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_AXI_XGMAC_CLK, "axi_xgmac_clk", "eth_clk",
163*4882a593Smuzhiyun CCU_AXI_XGMAC_BASE, 4,
164*4882a593Smuzhiyun CLK_SET_RATE_GATE, CCU_DIV_RESET_DOMAIN),
165*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_AXI_PCIE_M_CLK, "axi_pcie_m_clk", "pcie_clk",
166*4882a593Smuzhiyun CCU_AXI_PCIE_M_BASE, 4,
167*4882a593Smuzhiyun CLK_SET_RATE_GATE, CCU_DIV_RESET_DOMAIN),
168*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_AXI_PCIE_S_CLK, "axi_pcie_s_clk", "pcie_clk",
169*4882a593Smuzhiyun CCU_AXI_PCIE_S_BASE, 4,
170*4882a593Smuzhiyun CLK_SET_RATE_GATE, CCU_DIV_RESET_DOMAIN),
171*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_AXI_USB_CLK, "axi_usb_clk", "sata_clk",
172*4882a593Smuzhiyun CCU_AXI_USB_BASE, 4,
173*4882a593Smuzhiyun CLK_SET_RATE_GATE, CCU_DIV_RESET_DOMAIN),
174*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_AXI_HWA_CLK, "axi_hwa_clk", "sata_clk",
175*4882a593Smuzhiyun CCU_AXI_HWA_BASE, 4,
176*4882a593Smuzhiyun CLK_SET_RATE_GATE, CCU_DIV_RESET_DOMAIN),
177*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_AXI_SRAM_CLK, "axi_sram_clk", "eth_clk",
178*4882a593Smuzhiyun CCU_AXI_SRAM_BASE, 4,
179*4882a593Smuzhiyun CLK_SET_RATE_GATE, CCU_DIV_RESET_DOMAIN)
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static const struct ccu_div_rst_map axi_rst_map[] = {
183*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_AXI_MAIN_RST, CCU_AXI_MAIN_CLK),
184*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_AXI_DDR_RST, CCU_AXI_DDR_CLK),
185*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_AXI_SATA_RST, CCU_AXI_SATA_CLK),
186*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_AXI_GMAC0_RST, CCU_AXI_GMAC0_CLK),
187*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_AXI_GMAC1_RST, CCU_AXI_GMAC1_CLK),
188*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_AXI_XGMAC_RST, CCU_AXI_XGMAC_CLK),
189*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_AXI_PCIE_M_RST, CCU_AXI_PCIE_M_CLK),
190*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_AXI_PCIE_S_RST, CCU_AXI_PCIE_S_CLK),
191*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_AXI_USB_RST, CCU_AXI_USB_CLK),
192*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_AXI_HWA_RST, CCU_AXI_HWA_CLK),
193*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_AXI_SRAM_RST, CCU_AXI_SRAM_CLK)
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun * APB-bus clock is marked as critical since it's a main communication bus
198*4882a593Smuzhiyun * for the SoC devices registers IO-operations.
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun static const struct ccu_div_info sys_info[] = {
201*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_SYS_SATA_CLK, "sys_sata_clk",
202*4882a593Smuzhiyun "sata_clk", CCU_SYS_SATA_REF_BASE, 4,
203*4882a593Smuzhiyun CLK_SET_RATE_GATE,
204*4882a593Smuzhiyun CCU_DIV_SKIP_ONE | CCU_DIV_LOCK_SHIFTED |
205*4882a593Smuzhiyun CCU_DIV_RESET_DOMAIN),
206*4882a593Smuzhiyun CCU_DIV_BUF_INFO(CCU_SYS_SATA_REF_CLK, "sys_sata_ref_clk",
207*4882a593Smuzhiyun "sys_sata_clk", CCU_SYS_SATA_REF_BASE,
208*4882a593Smuzhiyun CLK_SET_RATE_PARENT),
209*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_SYS_APB_CLK, "sys_apb_clk",
210*4882a593Smuzhiyun "pcie_clk", CCU_SYS_APB_BASE, 5,
211*4882a593Smuzhiyun CLK_IS_CRITICAL, CCU_DIV_RESET_DOMAIN),
212*4882a593Smuzhiyun CCU_DIV_GATE_INFO(CCU_SYS_GMAC0_TX_CLK, "sys_gmac0_tx_clk",
213*4882a593Smuzhiyun "eth_clk", CCU_SYS_GMAC0_BASE, 5),
214*4882a593Smuzhiyun CCU_DIV_FIXED_INFO(CCU_SYS_GMAC0_PTP_CLK, "sys_gmac0_ptp_clk",
215*4882a593Smuzhiyun "eth_clk", 10),
216*4882a593Smuzhiyun CCU_DIV_GATE_INFO(CCU_SYS_GMAC1_TX_CLK, "sys_gmac1_tx_clk",
217*4882a593Smuzhiyun "eth_clk", CCU_SYS_GMAC1_BASE, 5),
218*4882a593Smuzhiyun CCU_DIV_FIXED_INFO(CCU_SYS_GMAC1_PTP_CLK, "sys_gmac1_ptp_clk",
219*4882a593Smuzhiyun "eth_clk", 10),
220*4882a593Smuzhiyun CCU_DIV_GATE_INFO(CCU_SYS_XGMAC_CLK, "sys_xgmac_clk",
221*4882a593Smuzhiyun "eth_clk", CCU_SYS_XGMAC_BASE, 1),
222*4882a593Smuzhiyun CCU_DIV_FIXED_INFO(CCU_SYS_XGMAC_REF_CLK, "sys_xgmac_ref_clk",
223*4882a593Smuzhiyun "sys_xgmac_clk", 8),
224*4882a593Smuzhiyun CCU_DIV_FIXED_INFO(CCU_SYS_XGMAC_PTP_CLK, "sys_xgmac_ptp_clk",
225*4882a593Smuzhiyun "sys_xgmac_clk", 8),
226*4882a593Smuzhiyun CCU_DIV_GATE_INFO(CCU_SYS_USB_CLK, "sys_usb_clk",
227*4882a593Smuzhiyun "eth_clk", CCU_SYS_USB_BASE, 10),
228*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_SYS_PVT_CLK, "sys_pvt_clk",
229*4882a593Smuzhiyun "ref_clk", CCU_SYS_PVT_BASE, 5,
230*4882a593Smuzhiyun CLK_SET_RATE_GATE, 0),
231*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_SYS_HWA_CLK, "sys_hwa_clk",
232*4882a593Smuzhiyun "sata_clk", CCU_SYS_HWA_BASE, 4,
233*4882a593Smuzhiyun CLK_SET_RATE_GATE, 0),
234*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_SYS_UART_CLK, "sys_uart_clk",
235*4882a593Smuzhiyun "eth_clk", CCU_SYS_UART_BASE, 17,
236*4882a593Smuzhiyun CLK_SET_RATE_GATE, 0),
237*4882a593Smuzhiyun CCU_DIV_FIXED_INFO(CCU_SYS_I2C1_CLK, "sys_i2c1_clk",
238*4882a593Smuzhiyun "eth_clk", 10),
239*4882a593Smuzhiyun CCU_DIV_FIXED_INFO(CCU_SYS_I2C2_CLK, "sys_i2c2_clk",
240*4882a593Smuzhiyun "eth_clk", 10),
241*4882a593Smuzhiyun CCU_DIV_FIXED_INFO(CCU_SYS_GPIO_CLK, "sys_gpio_clk",
242*4882a593Smuzhiyun "ref_clk", 25),
243*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_SYS_TIMER0_CLK, "sys_timer0_clk",
244*4882a593Smuzhiyun "ref_clk", CCU_SYS_TIMER0_BASE, 17,
245*4882a593Smuzhiyun CLK_SET_RATE_GATE, 0),
246*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_SYS_TIMER1_CLK, "sys_timer1_clk",
247*4882a593Smuzhiyun "ref_clk", CCU_SYS_TIMER1_BASE, 17,
248*4882a593Smuzhiyun CLK_SET_RATE_GATE, 0),
249*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_SYS_TIMER2_CLK, "sys_timer2_clk",
250*4882a593Smuzhiyun "ref_clk", CCU_SYS_TIMER2_BASE, 17,
251*4882a593Smuzhiyun CLK_SET_RATE_GATE, 0),
252*4882a593Smuzhiyun CCU_DIV_VAR_INFO(CCU_SYS_WDT_CLK, "sys_wdt_clk",
253*4882a593Smuzhiyun "eth_clk", CCU_SYS_WDT_BASE, 17,
254*4882a593Smuzhiyun CLK_SET_RATE_GATE, CCU_DIV_SKIP_ONE_TO_THREE)
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static const struct ccu_div_rst_map sys_rst_map[] = {
258*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_SYS_SATA_REF_RST, CCU_SYS_SATA_REF_CLK),
259*4882a593Smuzhiyun CCU_DIV_RST_MAP(CCU_SYS_APB_RST, CCU_SYS_APB_CLK),
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
ccu_div_find_desc(struct ccu_div_data * data,unsigned int clk_id)262*4882a593Smuzhiyun static struct ccu_div *ccu_div_find_desc(struct ccu_div_data *data,
263*4882a593Smuzhiyun unsigned int clk_id)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct ccu_div *div;
266*4882a593Smuzhiyun int idx;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun for (idx = 0; idx < data->divs_num; ++idx) {
269*4882a593Smuzhiyun div = data->divs[idx];
270*4882a593Smuzhiyun if (div && div->id == clk_id)
271*4882a593Smuzhiyun return div;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
ccu_div_reset(struct reset_controller_dev * rcdev,unsigned long rst_id)277*4882a593Smuzhiyun static int ccu_div_reset(struct reset_controller_dev *rcdev,
278*4882a593Smuzhiyun unsigned long rst_id)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct ccu_div_data *data = to_ccu_div_data(rcdev);
281*4882a593Smuzhiyun const struct ccu_div_rst_map *map;
282*4882a593Smuzhiyun struct ccu_div *div;
283*4882a593Smuzhiyun int idx, ret;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun for (idx = 0, map = data->rst_map; idx < data->rst_num; ++idx, ++map) {
286*4882a593Smuzhiyun if (map->rst_id == rst_id)
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun if (idx == data->rst_num) {
290*4882a593Smuzhiyun pr_err("Invalid reset ID %lu specified\n", rst_id);
291*4882a593Smuzhiyun return -EINVAL;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun div = ccu_div_find_desc(data, map->clk_id);
295*4882a593Smuzhiyun if (IS_ERR(div)) {
296*4882a593Smuzhiyun pr_err("Invalid clock ID %d in mapping\n", map->clk_id);
297*4882a593Smuzhiyun return PTR_ERR(div);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun ret = ccu_div_reset_domain(div);
301*4882a593Smuzhiyun if (ret) {
302*4882a593Smuzhiyun pr_err("Reset isn't supported by divider %s\n",
303*4882a593Smuzhiyun clk_hw_get_name(ccu_div_get_clk_hw(div)));
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return ret;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun static const struct reset_control_ops ccu_div_rst_ops = {
310*4882a593Smuzhiyun .reset = ccu_div_reset,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun
ccu_div_create_data(struct device_node * np)313*4882a593Smuzhiyun static struct ccu_div_data *ccu_div_create_data(struct device_node *np)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun struct ccu_div_data *data;
316*4882a593Smuzhiyun int ret;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun data = kzalloc(sizeof(*data), GFP_KERNEL);
319*4882a593Smuzhiyun if (!data)
320*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun data->np = np;
323*4882a593Smuzhiyun if (of_device_is_compatible(np, "baikal,bt1-ccu-axi")) {
324*4882a593Smuzhiyun data->divs_num = ARRAY_SIZE(axi_info);
325*4882a593Smuzhiyun data->divs_info = axi_info;
326*4882a593Smuzhiyun data->rst_num = ARRAY_SIZE(axi_rst_map);
327*4882a593Smuzhiyun data->rst_map = axi_rst_map;
328*4882a593Smuzhiyun } else if (of_device_is_compatible(np, "baikal,bt1-ccu-sys")) {
329*4882a593Smuzhiyun data->divs_num = ARRAY_SIZE(sys_info);
330*4882a593Smuzhiyun data->divs_info = sys_info;
331*4882a593Smuzhiyun data->rst_num = ARRAY_SIZE(sys_rst_map);
332*4882a593Smuzhiyun data->rst_map = sys_rst_map;
333*4882a593Smuzhiyun } else {
334*4882a593Smuzhiyun pr_err("Incompatible DT node '%s' specified\n",
335*4882a593Smuzhiyun of_node_full_name(np));
336*4882a593Smuzhiyun ret = -EINVAL;
337*4882a593Smuzhiyun goto err_kfree_data;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun data->divs = kcalloc(data->divs_num, sizeof(*data->divs), GFP_KERNEL);
341*4882a593Smuzhiyun if (!data->divs) {
342*4882a593Smuzhiyun ret = -ENOMEM;
343*4882a593Smuzhiyun goto err_kfree_data;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return data;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun err_kfree_data:
349*4882a593Smuzhiyun kfree(data);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return ERR_PTR(ret);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
ccu_div_free_data(struct ccu_div_data * data)354*4882a593Smuzhiyun static void ccu_div_free_data(struct ccu_div_data *data)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun kfree(data->divs);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun kfree(data);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
ccu_div_find_sys_regs(struct ccu_div_data * data)361*4882a593Smuzhiyun static int ccu_div_find_sys_regs(struct ccu_div_data *data)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun data->sys_regs = syscon_node_to_regmap(data->np->parent);
364*4882a593Smuzhiyun if (IS_ERR(data->sys_regs)) {
365*4882a593Smuzhiyun pr_err("Failed to find syscon regs for '%s'\n",
366*4882a593Smuzhiyun of_node_full_name(data->np));
367*4882a593Smuzhiyun return PTR_ERR(data->sys_regs);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
ccu_div_of_clk_hw_get(struct of_phandle_args * clkspec,void * priv)373*4882a593Smuzhiyun static struct clk_hw *ccu_div_of_clk_hw_get(struct of_phandle_args *clkspec,
374*4882a593Smuzhiyun void *priv)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun struct ccu_div_data *data = priv;
377*4882a593Smuzhiyun struct ccu_div *div;
378*4882a593Smuzhiyun unsigned int clk_id;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun clk_id = clkspec->args[0];
381*4882a593Smuzhiyun div = ccu_div_find_desc(data, clk_id);
382*4882a593Smuzhiyun if (IS_ERR(div)) {
383*4882a593Smuzhiyun pr_info("Invalid clock ID %d specified\n", clk_id);
384*4882a593Smuzhiyun return ERR_CAST(div);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun return ccu_div_get_clk_hw(div);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
ccu_div_clk_register(struct ccu_div_data * data)390*4882a593Smuzhiyun static int ccu_div_clk_register(struct ccu_div_data *data)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun int idx, ret;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun for (idx = 0; idx < data->divs_num; ++idx) {
395*4882a593Smuzhiyun const struct ccu_div_info *info = &data->divs_info[idx];
396*4882a593Smuzhiyun struct ccu_div_init_data init = {0};
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun init.id = info->id;
399*4882a593Smuzhiyun init.name = info->name;
400*4882a593Smuzhiyun init.parent_name = info->parent_name;
401*4882a593Smuzhiyun init.np = data->np;
402*4882a593Smuzhiyun init.type = info->type;
403*4882a593Smuzhiyun init.flags = info->flags;
404*4882a593Smuzhiyun init.features = info->features;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (init.type == CCU_DIV_VAR) {
407*4882a593Smuzhiyun init.base = info->base;
408*4882a593Smuzhiyun init.sys_regs = data->sys_regs;
409*4882a593Smuzhiyun init.width = info->width;
410*4882a593Smuzhiyun } else if (init.type == CCU_DIV_GATE) {
411*4882a593Smuzhiyun init.base = info->base;
412*4882a593Smuzhiyun init.sys_regs = data->sys_regs;
413*4882a593Smuzhiyun init.divider = info->divider;
414*4882a593Smuzhiyun } else if (init.type == CCU_DIV_BUF) {
415*4882a593Smuzhiyun init.base = info->base;
416*4882a593Smuzhiyun init.sys_regs = data->sys_regs;
417*4882a593Smuzhiyun } else {
418*4882a593Smuzhiyun init.divider = info->divider;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun data->divs[idx] = ccu_div_hw_register(&init);
422*4882a593Smuzhiyun if (IS_ERR(data->divs[idx])) {
423*4882a593Smuzhiyun ret = PTR_ERR(data->divs[idx]);
424*4882a593Smuzhiyun pr_err("Couldn't register divider '%s' hw\n",
425*4882a593Smuzhiyun init.name);
426*4882a593Smuzhiyun goto err_hw_unregister;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun ret = of_clk_add_hw_provider(data->np, ccu_div_of_clk_hw_get, data);
431*4882a593Smuzhiyun if (ret) {
432*4882a593Smuzhiyun pr_err("Couldn't register dividers '%s' clock provider\n",
433*4882a593Smuzhiyun of_node_full_name(data->np));
434*4882a593Smuzhiyun goto err_hw_unregister;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun return 0;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun err_hw_unregister:
440*4882a593Smuzhiyun for (--idx; idx >= 0; --idx)
441*4882a593Smuzhiyun ccu_div_hw_unregister(data->divs[idx]);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun return ret;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
ccu_div_clk_unregister(struct ccu_div_data * data)446*4882a593Smuzhiyun static void ccu_div_clk_unregister(struct ccu_div_data *data)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun int idx;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun of_clk_del_provider(data->np);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun for (idx = 0; idx < data->divs_num; ++idx)
453*4882a593Smuzhiyun ccu_div_hw_unregister(data->divs[idx]);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
ccu_div_rst_register(struct ccu_div_data * data)456*4882a593Smuzhiyun static int ccu_div_rst_register(struct ccu_div_data *data)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun int ret;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun data->rcdev.ops = &ccu_div_rst_ops;
461*4882a593Smuzhiyun data->rcdev.of_node = data->np;
462*4882a593Smuzhiyun data->rcdev.nr_resets = data->rst_num;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun ret = reset_controller_register(&data->rcdev);
465*4882a593Smuzhiyun if (ret)
466*4882a593Smuzhiyun pr_err("Couldn't register divider '%s' reset controller\n",
467*4882a593Smuzhiyun of_node_full_name(data->np));
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun return ret;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
ccu_div_init(struct device_node * np)472*4882a593Smuzhiyun static void ccu_div_init(struct device_node *np)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun struct ccu_div_data *data;
475*4882a593Smuzhiyun int ret;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun data = ccu_div_create_data(np);
478*4882a593Smuzhiyun if (IS_ERR(data))
479*4882a593Smuzhiyun return;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun ret = ccu_div_find_sys_regs(data);
482*4882a593Smuzhiyun if (ret)
483*4882a593Smuzhiyun goto err_free_data;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun ret = ccu_div_clk_register(data);
486*4882a593Smuzhiyun if (ret)
487*4882a593Smuzhiyun goto err_free_data;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun ret = ccu_div_rst_register(data);
490*4882a593Smuzhiyun if (ret)
491*4882a593Smuzhiyun goto err_clk_unregister;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun return;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun err_clk_unregister:
496*4882a593Smuzhiyun ccu_div_clk_unregister(data);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun err_free_data:
499*4882a593Smuzhiyun ccu_div_free_data(data);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun CLK_OF_DECLARE(ccu_axi, "baikal,bt1-ccu-axi", ccu_div_init);
503*4882a593Smuzhiyun CLK_OF_DECLARE(ccu_sys, "baikal,bt1-ccu-sys", ccu_div_init);
504