xref: /OK3568_Linux_fs/kernel/drivers/clk/axs10x/pll_clock.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Synopsys AXS10X SDP Generic PLL clock driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2017 Synopsys
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
7*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
8*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* PLL registers addresses */
24*4882a593Smuzhiyun #define PLL_REG_IDIV	0x0
25*4882a593Smuzhiyun #define PLL_REG_FBDIV	0x4
26*4882a593Smuzhiyun #define PLL_REG_ODIV	0x8
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * Bit fields of the PLL IDIV/FBDIV/ODIV registers:
30*4882a593Smuzhiyun  *  ________________________________________________________________________
31*4882a593Smuzhiyun  * |31                15|    14    |   13   |  12  |11         6|5         0|
32*4882a593Smuzhiyun  * |-------RESRVED------|-NOUPDATE-|-BYPASS-|-EDGE-|--HIGHTIME--|--LOWTIME--|
33*4882a593Smuzhiyun  * |____________________|__________|________|______|____________|___________|
34*4882a593Smuzhiyun  *
35*4882a593Smuzhiyun  * Following macros determine the way of access to these registers
36*4882a593Smuzhiyun  * They should be set up only using the macros.
37*4882a593Smuzhiyun  * reg should be an u32 variable.
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define PLL_REG_GET_LOW(reg)			\
41*4882a593Smuzhiyun 	(((reg) & (0x3F << 0)) >> 0)
42*4882a593Smuzhiyun #define PLL_REG_GET_HIGH(reg)			\
43*4882a593Smuzhiyun 	(((reg) & (0x3F << 6)) >> 6)
44*4882a593Smuzhiyun #define PLL_REG_GET_EDGE(reg)			\
45*4882a593Smuzhiyun 	(((reg) & (BIT(12))) ? 1 : 0)
46*4882a593Smuzhiyun #define PLL_REG_GET_BYPASS(reg)			\
47*4882a593Smuzhiyun 	(((reg) & (BIT(13))) ? 1 : 0)
48*4882a593Smuzhiyun #define PLL_REG_GET_NOUPD(reg)			\
49*4882a593Smuzhiyun 	(((reg) & (BIT(14))) ? 1 : 0)
50*4882a593Smuzhiyun #define PLL_REG_GET_PAD(reg)			\
51*4882a593Smuzhiyun 	(((reg) & (0x1FFFF << 15)) >> 15)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define PLL_REG_SET_LOW(reg, value)		\
54*4882a593Smuzhiyun 	{ reg |= (((value) & 0x3F) << 0); }
55*4882a593Smuzhiyun #define PLL_REG_SET_HIGH(reg, value)		\
56*4882a593Smuzhiyun 	{ reg |= (((value) & 0x3F) << 6); }
57*4882a593Smuzhiyun #define PLL_REG_SET_EDGE(reg, value)		\
58*4882a593Smuzhiyun 	{ reg |= (((value) & 0x01) << 12); }
59*4882a593Smuzhiyun #define PLL_REG_SET_BYPASS(reg, value)		\
60*4882a593Smuzhiyun 	{ reg |= (((value) & 0x01) << 13); }
61*4882a593Smuzhiyun #define PLL_REG_SET_NOUPD(reg, value)		\
62*4882a593Smuzhiyun 	{ reg |= (((value) & 0x01) << 14); }
63*4882a593Smuzhiyun #define PLL_REG_SET_PAD(reg, value)		\
64*4882a593Smuzhiyun 	{ reg |= (((value) & 0x1FFFF) << 15); }
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define PLL_LOCK	BIT(0)
67*4882a593Smuzhiyun #define PLL_ERROR	BIT(1)
68*4882a593Smuzhiyun #define PLL_MAX_LOCK_TIME 100 /* 100 us */
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun struct axs10x_pll_cfg {
71*4882a593Smuzhiyun 	u32 rate;
72*4882a593Smuzhiyun 	u32 idiv;
73*4882a593Smuzhiyun 	u32 fbdiv;
74*4882a593Smuzhiyun 	u32 odiv;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static const struct axs10x_pll_cfg arc_pll_cfg[] = {
78*4882a593Smuzhiyun 	{ 33333333,  1, 1,  1 },
79*4882a593Smuzhiyun 	{ 50000000,  1, 30, 20 },
80*4882a593Smuzhiyun 	{ 75000000,  2, 45, 10 },
81*4882a593Smuzhiyun 	{ 90000000,  2, 54, 10 },
82*4882a593Smuzhiyun 	{ 100000000, 1, 30, 10 },
83*4882a593Smuzhiyun 	{ 125000000, 2, 45, 6 },
84*4882a593Smuzhiyun 	{}
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static const struct axs10x_pll_cfg pgu_pll_cfg[] = {
88*4882a593Smuzhiyun 	{ 25200000, 1, 84, 90 },
89*4882a593Smuzhiyun 	{ 50000000, 1, 100, 54 },
90*4882a593Smuzhiyun 	{ 74250000, 1, 44, 16 },
91*4882a593Smuzhiyun 	{}
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun struct axs10x_pll_clk {
95*4882a593Smuzhiyun 	struct clk_hw hw;
96*4882a593Smuzhiyun 	void __iomem *base;
97*4882a593Smuzhiyun 	void __iomem *lock;
98*4882a593Smuzhiyun 	const struct axs10x_pll_cfg *pll_cfg;
99*4882a593Smuzhiyun 	struct device *dev;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
axs10x_pll_write(struct axs10x_pll_clk * clk,u32 reg,u32 val)102*4882a593Smuzhiyun static inline void axs10x_pll_write(struct axs10x_pll_clk *clk, u32 reg,
103*4882a593Smuzhiyun 				    u32 val)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	iowrite32(val, clk->base + reg);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
axs10x_pll_read(struct axs10x_pll_clk * clk,u32 reg)108*4882a593Smuzhiyun static inline u32 axs10x_pll_read(struct axs10x_pll_clk *clk, u32 reg)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	return ioread32(clk->base + reg);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
to_axs10x_pll_clk(struct clk_hw * hw)113*4882a593Smuzhiyun static inline struct axs10x_pll_clk *to_axs10x_pll_clk(struct clk_hw *hw)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	return container_of(hw, struct axs10x_pll_clk, hw);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
axs10x_div_get_value(u32 reg)118*4882a593Smuzhiyun static inline u32 axs10x_div_get_value(u32 reg)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	if (PLL_REG_GET_BYPASS(reg))
121*4882a593Smuzhiyun 		return 1;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return PLL_REG_GET_HIGH(reg) + PLL_REG_GET_LOW(reg);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
axs10x_encode_div(unsigned int id,int upd)126*4882a593Smuzhiyun static inline u32 axs10x_encode_div(unsigned int id, int upd)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	u32 div = 0;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	PLL_REG_SET_LOW(div, (id % 2 == 0) ? id >> 1 : (id >> 1) + 1);
131*4882a593Smuzhiyun 	PLL_REG_SET_HIGH(div, id >> 1);
132*4882a593Smuzhiyun 	PLL_REG_SET_EDGE(div, id % 2);
133*4882a593Smuzhiyun 	PLL_REG_SET_BYPASS(div, id == 1 ? 1 : 0);
134*4882a593Smuzhiyun 	PLL_REG_SET_NOUPD(div, upd == 0 ? 1 : 0);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	return div;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
axs10x_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)139*4882a593Smuzhiyun static unsigned long axs10x_pll_recalc_rate(struct clk_hw *hw,
140*4882a593Smuzhiyun 					    unsigned long parent_rate)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	u64 rate;
143*4882a593Smuzhiyun 	u32 idiv, fbdiv, odiv;
144*4882a593Smuzhiyun 	struct axs10x_pll_clk *clk = to_axs10x_pll_clk(hw);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	idiv = axs10x_div_get_value(axs10x_pll_read(clk, PLL_REG_IDIV));
147*4882a593Smuzhiyun 	fbdiv = axs10x_div_get_value(axs10x_pll_read(clk, PLL_REG_FBDIV));
148*4882a593Smuzhiyun 	odiv = axs10x_div_get_value(axs10x_pll_read(clk, PLL_REG_ODIV));
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	rate = (u64)parent_rate * fbdiv;
151*4882a593Smuzhiyun 	do_div(rate, idiv * odiv);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	return rate;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
axs10x_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)156*4882a593Smuzhiyun static long axs10x_pll_round_rate(struct clk_hw *hw, unsigned long rate,
157*4882a593Smuzhiyun 				  unsigned long *prate)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	int i;
160*4882a593Smuzhiyun 	long best_rate;
161*4882a593Smuzhiyun 	struct axs10x_pll_clk *clk = to_axs10x_pll_clk(hw);
162*4882a593Smuzhiyun 	const struct axs10x_pll_cfg *pll_cfg = clk->pll_cfg;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (pll_cfg[0].rate == 0)
165*4882a593Smuzhiyun 		return -EINVAL;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	best_rate = pll_cfg[0].rate;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	for (i = 1; pll_cfg[i].rate != 0; i++) {
170*4882a593Smuzhiyun 		if (abs(rate - pll_cfg[i].rate) < abs(rate - best_rate))
171*4882a593Smuzhiyun 			best_rate = pll_cfg[i].rate;
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return best_rate;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
axs10x_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)177*4882a593Smuzhiyun static int axs10x_pll_set_rate(struct clk_hw *hw, unsigned long rate,
178*4882a593Smuzhiyun 			       unsigned long parent_rate)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	int i;
181*4882a593Smuzhiyun 	struct axs10x_pll_clk *clk = to_axs10x_pll_clk(hw);
182*4882a593Smuzhiyun 	const struct axs10x_pll_cfg *pll_cfg = clk->pll_cfg;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	for (i = 0; pll_cfg[i].rate != 0; i++) {
185*4882a593Smuzhiyun 		if (pll_cfg[i].rate == rate) {
186*4882a593Smuzhiyun 			axs10x_pll_write(clk, PLL_REG_IDIV,
187*4882a593Smuzhiyun 					 axs10x_encode_div(pll_cfg[i].idiv, 0));
188*4882a593Smuzhiyun 			axs10x_pll_write(clk, PLL_REG_FBDIV,
189*4882a593Smuzhiyun 					 axs10x_encode_div(pll_cfg[i].fbdiv, 0));
190*4882a593Smuzhiyun 			axs10x_pll_write(clk, PLL_REG_ODIV,
191*4882a593Smuzhiyun 					 axs10x_encode_div(pll_cfg[i].odiv, 1));
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 			/*
194*4882a593Smuzhiyun 			 * Wait until CGU relocks and check error status.
195*4882a593Smuzhiyun 			 * If after timeout CGU is unlocked yet return error
196*4882a593Smuzhiyun 			 */
197*4882a593Smuzhiyun 			udelay(PLL_MAX_LOCK_TIME);
198*4882a593Smuzhiyun 			if (!(ioread32(clk->lock) & PLL_LOCK))
199*4882a593Smuzhiyun 				return -ETIMEDOUT;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 			if (ioread32(clk->lock) & PLL_ERROR)
202*4882a593Smuzhiyun 				return -EINVAL;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 			return 0;
205*4882a593Smuzhiyun 		}
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	dev_err(clk->dev, "invalid rate=%ld, parent_rate=%ld\n", rate,
209*4882a593Smuzhiyun 			parent_rate);
210*4882a593Smuzhiyun 	return -EINVAL;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static const struct clk_ops axs10x_pll_ops = {
214*4882a593Smuzhiyun 	.recalc_rate = axs10x_pll_recalc_rate,
215*4882a593Smuzhiyun 	.round_rate = axs10x_pll_round_rate,
216*4882a593Smuzhiyun 	.set_rate = axs10x_pll_set_rate,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
axs10x_pll_clk_probe(struct platform_device * pdev)219*4882a593Smuzhiyun static int axs10x_pll_clk_probe(struct platform_device *pdev)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
222*4882a593Smuzhiyun 	const char *parent_name;
223*4882a593Smuzhiyun 	struct axs10x_pll_clk *pll_clk;
224*4882a593Smuzhiyun 	struct clk_init_data init = { };
225*4882a593Smuzhiyun 	int ret;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	pll_clk = devm_kzalloc(dev, sizeof(*pll_clk), GFP_KERNEL);
228*4882a593Smuzhiyun 	if (!pll_clk)
229*4882a593Smuzhiyun 		return -ENOMEM;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	pll_clk->base = devm_platform_ioremap_resource(pdev, 0);
232*4882a593Smuzhiyun 	if (IS_ERR(pll_clk->base))
233*4882a593Smuzhiyun 		return PTR_ERR(pll_clk->base);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	pll_clk->lock = devm_platform_ioremap_resource(pdev, 1);
236*4882a593Smuzhiyun 	if (IS_ERR(pll_clk->lock))
237*4882a593Smuzhiyun 		return PTR_ERR(pll_clk->lock);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	init.name = dev->of_node->name;
240*4882a593Smuzhiyun 	init.ops = &axs10x_pll_ops;
241*4882a593Smuzhiyun 	parent_name = of_clk_get_parent_name(dev->of_node, 0);
242*4882a593Smuzhiyun 	init.parent_names = &parent_name;
243*4882a593Smuzhiyun 	init.num_parents = 1;
244*4882a593Smuzhiyun 	pll_clk->hw.init = &init;
245*4882a593Smuzhiyun 	pll_clk->dev = dev;
246*4882a593Smuzhiyun 	pll_clk->pll_cfg = of_device_get_match_data(dev);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (!pll_clk->pll_cfg) {
249*4882a593Smuzhiyun 		dev_err(dev, "No OF match data provided\n");
250*4882a593Smuzhiyun 		return -EINVAL;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	ret = devm_clk_hw_register(dev, &pll_clk->hw);
254*4882a593Smuzhiyun 	if (ret) {
255*4882a593Smuzhiyun 		dev_err(dev, "failed to register %s clock\n", init.name);
256*4882a593Smuzhiyun 		return ret;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return of_clk_add_hw_provider(dev->of_node, of_clk_hw_simple_get,
260*4882a593Smuzhiyun 			&pll_clk->hw);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
axs10x_pll_clk_remove(struct platform_device * pdev)263*4882a593Smuzhiyun static int axs10x_pll_clk_remove(struct platform_device *pdev)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	of_clk_del_provider(pdev->dev.of_node);
266*4882a593Smuzhiyun 	return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
of_axs10x_pll_clk_setup(struct device_node * node)269*4882a593Smuzhiyun static void __init of_axs10x_pll_clk_setup(struct device_node *node)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	const char *parent_name;
272*4882a593Smuzhiyun 	struct axs10x_pll_clk *pll_clk;
273*4882a593Smuzhiyun 	struct clk_init_data init = { };
274*4882a593Smuzhiyun 	int ret;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
277*4882a593Smuzhiyun 	if (!pll_clk)
278*4882a593Smuzhiyun 		return;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	pll_clk->base = of_iomap(node, 0);
281*4882a593Smuzhiyun 	if (!pll_clk->base) {
282*4882a593Smuzhiyun 		pr_err("failed to map pll div registers\n");
283*4882a593Smuzhiyun 		goto err_free_pll_clk;
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	pll_clk->lock = of_iomap(node, 1);
287*4882a593Smuzhiyun 	if (!pll_clk->lock) {
288*4882a593Smuzhiyun 		pr_err("failed to map pll lock register\n");
289*4882a593Smuzhiyun 		goto err_unmap_base;
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	init.name = node->name;
293*4882a593Smuzhiyun 	init.ops = &axs10x_pll_ops;
294*4882a593Smuzhiyun 	parent_name = of_clk_get_parent_name(node, 0);
295*4882a593Smuzhiyun 	init.parent_names = &parent_name;
296*4882a593Smuzhiyun 	init.num_parents = parent_name ? 1 : 0;
297*4882a593Smuzhiyun 	pll_clk->hw.init = &init;
298*4882a593Smuzhiyun 	pll_clk->pll_cfg = arc_pll_cfg;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	ret = clk_hw_register(NULL, &pll_clk->hw);
301*4882a593Smuzhiyun 	if (ret) {
302*4882a593Smuzhiyun 		pr_err("failed to register %pOFn clock\n", node);
303*4882a593Smuzhiyun 		goto err_unmap_lock;
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	ret = of_clk_add_hw_provider(node, of_clk_hw_simple_get, &pll_clk->hw);
307*4882a593Smuzhiyun 	if (ret) {
308*4882a593Smuzhiyun 		pr_err("failed to add hw provider for %pOFn clock\n", node);
309*4882a593Smuzhiyun 		goto err_unregister_clk;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun err_unregister_clk:
315*4882a593Smuzhiyun 	clk_hw_unregister(&pll_clk->hw);
316*4882a593Smuzhiyun err_unmap_lock:
317*4882a593Smuzhiyun 	iounmap(pll_clk->lock);
318*4882a593Smuzhiyun err_unmap_base:
319*4882a593Smuzhiyun 	iounmap(pll_clk->base);
320*4882a593Smuzhiyun err_free_pll_clk:
321*4882a593Smuzhiyun 	kfree(pll_clk);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun CLK_OF_DECLARE(axs10x_pll_clock, "snps,axs10x-arc-pll-clock",
324*4882a593Smuzhiyun 	       of_axs10x_pll_clk_setup);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static const struct of_device_id axs10x_pll_clk_id[] = {
327*4882a593Smuzhiyun 	{ .compatible = "snps,axs10x-pgu-pll-clock", .data = &pgu_pll_cfg},
328*4882a593Smuzhiyun 	{ }
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, axs10x_pll_clk_id);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static struct platform_driver axs10x_pll_clk_driver = {
333*4882a593Smuzhiyun 	.driver = {
334*4882a593Smuzhiyun 		.name = "axs10x-pll-clock",
335*4882a593Smuzhiyun 		.of_match_table = axs10x_pll_clk_id,
336*4882a593Smuzhiyun 	},
337*4882a593Smuzhiyun 	.probe = axs10x_pll_clk_probe,
338*4882a593Smuzhiyun 	.remove = axs10x_pll_clk_remove,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun builtin_platform_driver(axs10x_pll_clk_driver);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun MODULE_AUTHOR("Vlad Zakharov <vzakhar@synopsys.com>");
343*4882a593Smuzhiyun MODULE_DESCRIPTION("Synopsys AXS10X SDP Generic PLL Clock Driver");
344*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
345