1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Synopsys AXS10X SDP I2S PLL clock driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2016 Synopsys
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
7*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
8*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* PLL registers addresses */
22*4882a593Smuzhiyun #define PLL_IDIV_REG 0x0
23*4882a593Smuzhiyun #define PLL_FBDIV_REG 0x4
24*4882a593Smuzhiyun #define PLL_ODIV0_REG 0x8
25*4882a593Smuzhiyun #define PLL_ODIV1_REG 0xC
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun struct i2s_pll_cfg {
28*4882a593Smuzhiyun unsigned int rate;
29*4882a593Smuzhiyun unsigned int idiv;
30*4882a593Smuzhiyun unsigned int fbdiv;
31*4882a593Smuzhiyun unsigned int odiv0;
32*4882a593Smuzhiyun unsigned int odiv1;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const struct i2s_pll_cfg i2s_pll_cfg_27m[] = {
36*4882a593Smuzhiyun /* 27 Mhz */
37*4882a593Smuzhiyun { 1024000, 0x104, 0x451, 0x10E38, 0x2000 },
38*4882a593Smuzhiyun { 1411200, 0x104, 0x596, 0x10D35, 0x2000 },
39*4882a593Smuzhiyun { 1536000, 0x208, 0xA28, 0x10B2C, 0x2000 },
40*4882a593Smuzhiyun { 2048000, 0x82, 0x451, 0x10E38, 0x2000 },
41*4882a593Smuzhiyun { 2822400, 0x82, 0x596, 0x10D35, 0x2000 },
42*4882a593Smuzhiyun { 3072000, 0x104, 0xA28, 0x10B2C, 0x2000 },
43*4882a593Smuzhiyun { 2116800, 0x82, 0x3CF, 0x10C30, 0x2000 },
44*4882a593Smuzhiyun { 2304000, 0x104, 0x79E, 0x10B2C, 0x2000 },
45*4882a593Smuzhiyun { 0, 0, 0, 0, 0 },
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static const struct i2s_pll_cfg i2s_pll_cfg_28m[] = {
49*4882a593Smuzhiyun /* 28.224 Mhz */
50*4882a593Smuzhiyun { 1024000, 0x82, 0x105, 0x107DF, 0x2000 },
51*4882a593Smuzhiyun { 1411200, 0x28A, 0x1, 0x10001, 0x2000 },
52*4882a593Smuzhiyun { 1536000, 0xA28, 0x187, 0x10042, 0x2000 },
53*4882a593Smuzhiyun { 2048000, 0x41, 0x105, 0x107DF, 0x2000 },
54*4882a593Smuzhiyun { 2822400, 0x145, 0x1, 0x10001, 0x2000 },
55*4882a593Smuzhiyun { 3072000, 0x514, 0x187, 0x10042, 0x2000 },
56*4882a593Smuzhiyun { 2116800, 0x514, 0x42, 0x10001, 0x2000 },
57*4882a593Smuzhiyun { 2304000, 0x619, 0x82, 0x10001, 0x2000 },
58*4882a593Smuzhiyun { 0, 0, 0, 0, 0 },
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct i2s_pll_clk {
62*4882a593Smuzhiyun void __iomem *base;
63*4882a593Smuzhiyun struct clk_hw hw;
64*4882a593Smuzhiyun struct device *dev;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
i2s_pll_write(struct i2s_pll_clk * clk,unsigned int reg,unsigned int val)67*4882a593Smuzhiyun static inline void i2s_pll_write(struct i2s_pll_clk *clk, unsigned int reg,
68*4882a593Smuzhiyun unsigned int val)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun writel_relaxed(val, clk->base + reg);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
i2s_pll_read(struct i2s_pll_clk * clk,unsigned int reg)73*4882a593Smuzhiyun static inline unsigned int i2s_pll_read(struct i2s_pll_clk *clk,
74*4882a593Smuzhiyun unsigned int reg)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun return readl_relaxed(clk->base + reg);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
to_i2s_pll_clk(struct clk_hw * hw)79*4882a593Smuzhiyun static inline struct i2s_pll_clk *to_i2s_pll_clk(struct clk_hw *hw)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun return container_of(hw, struct i2s_pll_clk, hw);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
i2s_pll_get_value(unsigned int val)84*4882a593Smuzhiyun static inline unsigned int i2s_pll_get_value(unsigned int val)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun return (val & 0x3F) + ((val >> 6) & 0x3F);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
i2s_pll_get_cfg(unsigned long prate)89*4882a593Smuzhiyun static const struct i2s_pll_cfg *i2s_pll_get_cfg(unsigned long prate)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun switch (prate) {
92*4882a593Smuzhiyun case 27000000:
93*4882a593Smuzhiyun return i2s_pll_cfg_27m;
94*4882a593Smuzhiyun case 28224000:
95*4882a593Smuzhiyun return i2s_pll_cfg_28m;
96*4882a593Smuzhiyun default:
97*4882a593Smuzhiyun return NULL;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
i2s_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)101*4882a593Smuzhiyun static unsigned long i2s_pll_recalc_rate(struct clk_hw *hw,
102*4882a593Smuzhiyun unsigned long parent_rate)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun struct i2s_pll_clk *clk = to_i2s_pll_clk(hw);
105*4882a593Smuzhiyun unsigned int idiv, fbdiv, odiv;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun idiv = i2s_pll_get_value(i2s_pll_read(clk, PLL_IDIV_REG));
108*4882a593Smuzhiyun fbdiv = i2s_pll_get_value(i2s_pll_read(clk, PLL_FBDIV_REG));
109*4882a593Smuzhiyun odiv = i2s_pll_get_value(i2s_pll_read(clk, PLL_ODIV0_REG));
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return ((parent_rate / idiv) * fbdiv) / odiv;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
i2s_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)114*4882a593Smuzhiyun static long i2s_pll_round_rate(struct clk_hw *hw, unsigned long rate,
115*4882a593Smuzhiyun unsigned long *prate)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct i2s_pll_clk *clk = to_i2s_pll_clk(hw);
118*4882a593Smuzhiyun const struct i2s_pll_cfg *pll_cfg = i2s_pll_get_cfg(*prate);
119*4882a593Smuzhiyun int i;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (!pll_cfg) {
122*4882a593Smuzhiyun dev_err(clk->dev, "invalid parent rate=%ld\n", *prate);
123*4882a593Smuzhiyun return -EINVAL;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun for (i = 0; pll_cfg[i].rate != 0; i++)
127*4882a593Smuzhiyun if (pll_cfg[i].rate == rate)
128*4882a593Smuzhiyun return rate;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun return -EINVAL;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
i2s_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)133*4882a593Smuzhiyun static int i2s_pll_set_rate(struct clk_hw *hw, unsigned long rate,
134*4882a593Smuzhiyun unsigned long parent_rate)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct i2s_pll_clk *clk = to_i2s_pll_clk(hw);
137*4882a593Smuzhiyun const struct i2s_pll_cfg *pll_cfg = i2s_pll_get_cfg(parent_rate);
138*4882a593Smuzhiyun int i;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (!pll_cfg) {
141*4882a593Smuzhiyun dev_err(clk->dev, "invalid parent rate=%ld\n", parent_rate);
142*4882a593Smuzhiyun return -EINVAL;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun for (i = 0; pll_cfg[i].rate != 0; i++) {
146*4882a593Smuzhiyun if (pll_cfg[i].rate == rate) {
147*4882a593Smuzhiyun i2s_pll_write(clk, PLL_IDIV_REG, pll_cfg[i].idiv);
148*4882a593Smuzhiyun i2s_pll_write(clk, PLL_FBDIV_REG, pll_cfg[i].fbdiv);
149*4882a593Smuzhiyun i2s_pll_write(clk, PLL_ODIV0_REG, pll_cfg[i].odiv0);
150*4882a593Smuzhiyun i2s_pll_write(clk, PLL_ODIV1_REG, pll_cfg[i].odiv1);
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun dev_err(clk->dev, "invalid rate=%ld, parent_rate=%ld\n", rate,
156*4882a593Smuzhiyun parent_rate);
157*4882a593Smuzhiyun return -EINVAL;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static const struct clk_ops i2s_pll_ops = {
161*4882a593Smuzhiyun .recalc_rate = i2s_pll_recalc_rate,
162*4882a593Smuzhiyun .round_rate = i2s_pll_round_rate,
163*4882a593Smuzhiyun .set_rate = i2s_pll_set_rate,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
i2s_pll_clk_probe(struct platform_device * pdev)166*4882a593Smuzhiyun static int i2s_pll_clk_probe(struct platform_device *pdev)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct device *dev = &pdev->dev;
169*4882a593Smuzhiyun struct device_node *node = dev->of_node;
170*4882a593Smuzhiyun const char *clk_name;
171*4882a593Smuzhiyun const char *parent_name;
172*4882a593Smuzhiyun struct clk *clk;
173*4882a593Smuzhiyun struct i2s_pll_clk *pll_clk;
174*4882a593Smuzhiyun struct clk_init_data init;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun pll_clk = devm_kzalloc(dev, sizeof(*pll_clk), GFP_KERNEL);
177*4882a593Smuzhiyun if (!pll_clk)
178*4882a593Smuzhiyun return -ENOMEM;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun pll_clk->base = devm_platform_ioremap_resource(pdev, 0);
181*4882a593Smuzhiyun if (IS_ERR(pll_clk->base))
182*4882a593Smuzhiyun return PTR_ERR(pll_clk->base);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun memset(&init, 0, sizeof(init));
185*4882a593Smuzhiyun clk_name = node->name;
186*4882a593Smuzhiyun init.name = clk_name;
187*4882a593Smuzhiyun init.ops = &i2s_pll_ops;
188*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(node, 0);
189*4882a593Smuzhiyun init.parent_names = &parent_name;
190*4882a593Smuzhiyun init.num_parents = 1;
191*4882a593Smuzhiyun pll_clk->hw.init = &init;
192*4882a593Smuzhiyun pll_clk->dev = dev;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun clk = devm_clk_register(dev, &pll_clk->hw);
195*4882a593Smuzhiyun if (IS_ERR(clk)) {
196*4882a593Smuzhiyun dev_err(dev, "failed to register %s clock (%ld)\n",
197*4882a593Smuzhiyun clk_name, PTR_ERR(clk));
198*4882a593Smuzhiyun return PTR_ERR(clk);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return of_clk_add_provider(node, of_clk_src_simple_get, clk);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
i2s_pll_clk_remove(struct platform_device * pdev)204*4882a593Smuzhiyun static int i2s_pll_clk_remove(struct platform_device *pdev)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun of_clk_del_provider(pdev->dev.of_node);
207*4882a593Smuzhiyun return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static const struct of_device_id i2s_pll_clk_id[] = {
211*4882a593Smuzhiyun { .compatible = "snps,axs10x-i2s-pll-clock", },
212*4882a593Smuzhiyun { },
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, i2s_pll_clk_id);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static struct platform_driver i2s_pll_clk_driver = {
217*4882a593Smuzhiyun .driver = {
218*4882a593Smuzhiyun .name = "axs10x-i2s-pll-clock",
219*4882a593Smuzhiyun .of_match_table = i2s_pll_clk_id,
220*4882a593Smuzhiyun },
221*4882a593Smuzhiyun .probe = i2s_pll_clk_probe,
222*4882a593Smuzhiyun .remove = i2s_pll_clk_remove,
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun module_platform_driver(i2s_pll_clk_driver);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun MODULE_AUTHOR("Jose Abreu <joabreu@synopsys.com>");
227*4882a593Smuzhiyun MODULE_DESCRIPTION("Synopsys AXS10X SDP I2S PLL Clock Driver");
228*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
229