xref: /OK3568_Linux_fs/kernel/drivers/clk/axis/clk-artpec6.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ARTPEC-6 clock initialization
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2015-2016 Axis Comunications AB.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <dt-bindings/clock/axis,artpec6-clkctrl.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define NUM_I2S_CLOCKS 2
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun struct artpec6_clkctrl_drvdata {
20*4882a593Smuzhiyun 	struct clk *clk_table[ARTPEC6_CLK_NUMCLOCKS];
21*4882a593Smuzhiyun 	void __iomem *syscon_base;
22*4882a593Smuzhiyun 	struct clk_onecell_data clk_data;
23*4882a593Smuzhiyun 	spinlock_t i2scfg_lock;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static struct artpec6_clkctrl_drvdata *clkdata;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static const char *const i2s_clk_names[NUM_I2S_CLOCKS] = {
29*4882a593Smuzhiyun 	"i2s0",
30*4882a593Smuzhiyun 	"i2s1",
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static const int i2s_clk_indexes[NUM_I2S_CLOCKS] = {
34*4882a593Smuzhiyun 	ARTPEC6_CLK_I2S0_CLK,
35*4882a593Smuzhiyun 	ARTPEC6_CLK_I2S1_CLK,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
of_artpec6_clkctrl_setup(struct device_node * np)38*4882a593Smuzhiyun static void of_artpec6_clkctrl_setup(struct device_node *np)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	int i;
41*4882a593Smuzhiyun 	const char *sys_refclk_name;
42*4882a593Smuzhiyun 	u32 pll_mode, pll_m, pll_n;
43*4882a593Smuzhiyun 	struct clk **clks;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	/* Mandatory parent clock. */
46*4882a593Smuzhiyun 	i = of_property_match_string(np, "clock-names", "sys_refclk");
47*4882a593Smuzhiyun 	if (i < 0)
48*4882a593Smuzhiyun 		return;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	sys_refclk_name = of_clk_get_parent_name(np, i);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	clkdata = kzalloc(sizeof(*clkdata), GFP_KERNEL);
53*4882a593Smuzhiyun 	if (!clkdata)
54*4882a593Smuzhiyun 		return;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	clks = clkdata->clk_table;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	for (i = 0; i < ARTPEC6_CLK_NUMCLOCKS; ++i)
59*4882a593Smuzhiyun 		clks[i] = ERR_PTR(-EPROBE_DEFER);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	clkdata->syscon_base = of_iomap(np, 0);
62*4882a593Smuzhiyun 	BUG_ON(clkdata->syscon_base == NULL);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* Read PLL1 factors configured by boot strap pins. */
65*4882a593Smuzhiyun 	pll_mode = (readl(clkdata->syscon_base) >> 6) & 3;
66*4882a593Smuzhiyun 	switch (pll_mode) {
67*4882a593Smuzhiyun 	case 0:		/* DDR3-2133 mode */
68*4882a593Smuzhiyun 		pll_m = 4;
69*4882a593Smuzhiyun 		pll_n = 85;
70*4882a593Smuzhiyun 		break;
71*4882a593Smuzhiyun 	case 1:		/* DDR3-1866 mode */
72*4882a593Smuzhiyun 		pll_m = 6;
73*4882a593Smuzhiyun 		pll_n = 112;
74*4882a593Smuzhiyun 		break;
75*4882a593Smuzhiyun 	case 2:		/* DDR3-1600 mode */
76*4882a593Smuzhiyun 		pll_m = 4;
77*4882a593Smuzhiyun 		pll_n = 64;
78*4882a593Smuzhiyun 		break;
79*4882a593Smuzhiyun 	case 3:		/* DDR3-1333 mode */
80*4882a593Smuzhiyun 		pll_m = 8;
81*4882a593Smuzhiyun 		pll_n = 106;
82*4882a593Smuzhiyun 		break;
83*4882a593Smuzhiyun 	}
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_CPU] =
86*4882a593Smuzhiyun 	    clk_register_fixed_factor(NULL, "cpu", sys_refclk_name, 0, pll_n,
87*4882a593Smuzhiyun 				      pll_m);
88*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_CPU_PERIPH] =
89*4882a593Smuzhiyun 	    clk_register_fixed_factor(NULL, "cpu_periph", "cpu", 0, 1, 2);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* EPROBE_DEFER on the apb_clock is not handled in amba devices. */
92*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_UART_PCLK] =
93*4882a593Smuzhiyun 	    clk_register_fixed_factor(NULL, "uart_pclk", "cpu", 0, 1, 8);
94*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_UART_REFCLK] =
95*4882a593Smuzhiyun 	    clk_register_fixed_rate(NULL, "uart_ref", sys_refclk_name, 0,
96*4882a593Smuzhiyun 				    50000000);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_SPI_PCLK] =
99*4882a593Smuzhiyun 	    clk_register_fixed_factor(NULL, "spi_pclk", "cpu", 0, 1, 8);
100*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_SPI_SSPCLK] =
101*4882a593Smuzhiyun 	    clk_register_fixed_rate(NULL, "spi_sspclk", sys_refclk_name, 0,
102*4882a593Smuzhiyun 				    50000000);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_DBG_PCLK] =
105*4882a593Smuzhiyun 	    clk_register_fixed_factor(NULL, "dbg_pclk", "cpu", 0, 1, 8);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	clkdata->clk_data.clks = clkdata->clk_table;
108*4882a593Smuzhiyun 	clkdata->clk_data.clk_num = ARTPEC6_CLK_NUMCLOCKS;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	of_clk_add_provider(np, of_clk_src_onecell_get, &clkdata->clk_data);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(artpec6_clkctrl, "axis,artpec6-clkctrl",
114*4882a593Smuzhiyun 		      of_artpec6_clkctrl_setup);
115*4882a593Smuzhiyun 
artpec6_clkctrl_probe(struct platform_device * pdev)116*4882a593Smuzhiyun static int artpec6_clkctrl_probe(struct platform_device *pdev)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	int propidx;
119*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
120*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
121*4882a593Smuzhiyun 	struct clk **clks = clkdata->clk_table;
122*4882a593Smuzhiyun 	const char *sys_refclk_name;
123*4882a593Smuzhiyun 	const char *i2s_refclk_name = NULL;
124*4882a593Smuzhiyun 	const char *frac_clk_name[2] = { NULL, NULL };
125*4882a593Smuzhiyun 	const char *i2s_mux_parents[2];
126*4882a593Smuzhiyun 	u32 muxreg;
127*4882a593Smuzhiyun 	int i;
128*4882a593Smuzhiyun 	int err = 0;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Mandatory parent clock. */
131*4882a593Smuzhiyun 	propidx = of_property_match_string(np, "clock-names", "sys_refclk");
132*4882a593Smuzhiyun 	if (propidx < 0)
133*4882a593Smuzhiyun 		return -EINVAL;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	sys_refclk_name = of_clk_get_parent_name(np, propidx);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* Find clock names of optional parent clocks. */
138*4882a593Smuzhiyun 	propidx = of_property_match_string(np, "clock-names", "i2s_refclk");
139*4882a593Smuzhiyun 	if (propidx >= 0)
140*4882a593Smuzhiyun 		i2s_refclk_name = of_clk_get_parent_name(np, propidx);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	propidx = of_property_match_string(np, "clock-names", "frac_clk0");
143*4882a593Smuzhiyun 	if (propidx >= 0)
144*4882a593Smuzhiyun 		frac_clk_name[0] = of_clk_get_parent_name(np, propidx);
145*4882a593Smuzhiyun 	propidx = of_property_match_string(np, "clock-names", "frac_clk1");
146*4882a593Smuzhiyun 	if (propidx >= 0)
147*4882a593Smuzhiyun 		frac_clk_name[1] = of_clk_get_parent_name(np, propidx);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	spin_lock_init(&clkdata->i2scfg_lock);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_NAND_CLKA] =
152*4882a593Smuzhiyun 	    clk_register_fixed_factor(dev, "nand_clka", "cpu", 0, 1, 8);
153*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_NAND_CLKB] =
154*4882a593Smuzhiyun 	    clk_register_fixed_rate(dev, "nand_clkb", sys_refclk_name, 0,
155*4882a593Smuzhiyun 				    100000000);
156*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_ETH_ACLK] =
157*4882a593Smuzhiyun 	    clk_register_fixed_factor(dev, "eth_aclk", "cpu", 0, 1, 4);
158*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_DMA_ACLK] =
159*4882a593Smuzhiyun 	    clk_register_fixed_factor(dev, "dma_aclk", "cpu", 0, 1, 4);
160*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_PTP_REF] =
161*4882a593Smuzhiyun 	    clk_register_fixed_rate(dev, "ptp_ref", sys_refclk_name, 0,
162*4882a593Smuzhiyun 				    100000000);
163*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_SD_PCLK] =
164*4882a593Smuzhiyun 	    clk_register_fixed_rate(dev, "sd_pclk", sys_refclk_name, 0,
165*4882a593Smuzhiyun 				    100000000);
166*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_SD_IMCLK] =
167*4882a593Smuzhiyun 	    clk_register_fixed_rate(dev, "sd_imclk", sys_refclk_name, 0,
168*4882a593Smuzhiyun 				    100000000);
169*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_I2S_HST] =
170*4882a593Smuzhiyun 	    clk_register_fixed_factor(dev, "i2s_hst", "cpu", 0, 1, 8);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	for (i = 0; i < NUM_I2S_CLOCKS; ++i) {
173*4882a593Smuzhiyun 		if (i2s_refclk_name && frac_clk_name[i]) {
174*4882a593Smuzhiyun 			i2s_mux_parents[0] = frac_clk_name[i];
175*4882a593Smuzhiyun 			i2s_mux_parents[1] = i2s_refclk_name;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 			clks[i2s_clk_indexes[i]] =
178*4882a593Smuzhiyun 			    clk_register_mux(dev, i2s_clk_names[i],
179*4882a593Smuzhiyun 					     i2s_mux_parents, 2,
180*4882a593Smuzhiyun 					     CLK_SET_RATE_NO_REPARENT |
181*4882a593Smuzhiyun 					     CLK_SET_RATE_PARENT,
182*4882a593Smuzhiyun 					     clkdata->syscon_base + 0x14, i, 1,
183*4882a593Smuzhiyun 					     0, &clkdata->i2scfg_lock);
184*4882a593Smuzhiyun 		} else if (frac_clk_name[i]) {
185*4882a593Smuzhiyun 			/* Lock the mux for internal clock reference. */
186*4882a593Smuzhiyun 			muxreg = readl(clkdata->syscon_base + 0x14);
187*4882a593Smuzhiyun 			muxreg &= ~BIT(i);
188*4882a593Smuzhiyun 			writel(muxreg, clkdata->syscon_base + 0x14);
189*4882a593Smuzhiyun 			clks[i2s_clk_indexes[i]] =
190*4882a593Smuzhiyun 			    clk_register_fixed_factor(dev, i2s_clk_names[i],
191*4882a593Smuzhiyun 						      frac_clk_name[i], 0, 1,
192*4882a593Smuzhiyun 						      1);
193*4882a593Smuzhiyun 		} else if (i2s_refclk_name) {
194*4882a593Smuzhiyun 			/* Lock the mux for external clock reference. */
195*4882a593Smuzhiyun 			muxreg = readl(clkdata->syscon_base + 0x14);
196*4882a593Smuzhiyun 			muxreg |= BIT(i);
197*4882a593Smuzhiyun 			writel(muxreg, clkdata->syscon_base + 0x14);
198*4882a593Smuzhiyun 			clks[i2s_clk_indexes[i]] =
199*4882a593Smuzhiyun 			    clk_register_fixed_factor(dev, i2s_clk_names[i],
200*4882a593Smuzhiyun 						      i2s_refclk_name, 0, 1, 1);
201*4882a593Smuzhiyun 		}
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_I2C] =
205*4882a593Smuzhiyun 	    clk_register_fixed_rate(dev, "i2c", sys_refclk_name, 0, 100000000);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_SYS_TIMER] =
208*4882a593Smuzhiyun 	    clk_register_fixed_rate(dev, "timer", sys_refclk_name, 0,
209*4882a593Smuzhiyun 				    100000000);
210*4882a593Smuzhiyun 	clks[ARTPEC6_CLK_FRACDIV_IN] =
211*4882a593Smuzhiyun 	    clk_register_fixed_rate(dev, "fracdiv_in", sys_refclk_name, 0,
212*4882a593Smuzhiyun 				    600000000);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	for (i = 0; i < ARTPEC6_CLK_NUMCLOCKS; ++i) {
215*4882a593Smuzhiyun 		if (IS_ERR(clks[i]) && PTR_ERR(clks[i]) != -EPROBE_DEFER) {
216*4882a593Smuzhiyun 			dev_err(dev,
217*4882a593Smuzhiyun 				"Failed to register clock at index %d err=%ld\n",
218*4882a593Smuzhiyun 				i, PTR_ERR(clks[i]));
219*4882a593Smuzhiyun 			err = PTR_ERR(clks[i]);
220*4882a593Smuzhiyun 		}
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return err;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static const struct of_device_id artpec_clkctrl_of_match[] = {
227*4882a593Smuzhiyun 	{ .compatible = "axis,artpec6-clkctrl" },
228*4882a593Smuzhiyun 	{}
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun static struct platform_driver artpec6_clkctrl_driver = {
232*4882a593Smuzhiyun 	.probe = artpec6_clkctrl_probe,
233*4882a593Smuzhiyun 	.driver = {
234*4882a593Smuzhiyun 		   .name = "artpec6_clkctrl",
235*4882a593Smuzhiyun 		   .of_match_table = artpec_clkctrl_of_match,
236*4882a593Smuzhiyun 	},
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun builtin_platform_driver(artpec6_clkctrl_driver);
240