xref: /OK3568_Linux_fs/kernel/drivers/clk/at91/sama5d4.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/clk-provider.h>
3*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
4*4882a593Smuzhiyun #include <linux/slab.h>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <dt-bindings/clock/at91.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "pmc.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun static const struct clk_master_characteristics mck_characteristics = {
11*4882a593Smuzhiyun 	.output = { .min = 125000000, .max = 200000000 },
12*4882a593Smuzhiyun 	.divisors = { 1, 2, 4, 3 },
13*4882a593Smuzhiyun };
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static u8 plla_out[] = { 0 };
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun static u16 plla_icpll[] = { 0 };
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun static const struct clk_range plla_outputs[] = {
20*4882a593Smuzhiyun 	{ .min = 600000000, .max = 1200000000 },
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun static const struct clk_pll_characteristics plla_characteristics = {
24*4882a593Smuzhiyun 	.input = { .min = 12000000, .max = 12000000 },
25*4882a593Smuzhiyun 	.num_output = ARRAY_SIZE(plla_outputs),
26*4882a593Smuzhiyun 	.output = plla_outputs,
27*4882a593Smuzhiyun 	.icpll = plla_icpll,
28*4882a593Smuzhiyun 	.out = plla_out,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static const struct clk_pcr_layout sama5d4_pcr_layout = {
32*4882a593Smuzhiyun 	.offset = 0x10c,
33*4882a593Smuzhiyun 	.cmd = BIT(12),
34*4882a593Smuzhiyun 	.pid_mask = GENMASK(6, 0),
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static const struct {
38*4882a593Smuzhiyun 	char *n;
39*4882a593Smuzhiyun 	char *p;
40*4882a593Smuzhiyun 	u8 id;
41*4882a593Smuzhiyun } sama5d4_systemck[] = {
42*4882a593Smuzhiyun 	{ .n = "ddrck", .p = "masterck", .id = 2 },
43*4882a593Smuzhiyun 	{ .n = "lcdck", .p = "masterck", .id = 3 },
44*4882a593Smuzhiyun 	{ .n = "smdck", .p = "smdclk",   .id = 4 },
45*4882a593Smuzhiyun 	{ .n = "uhpck", .p = "usbck",    .id = 6 },
46*4882a593Smuzhiyun 	{ .n = "udpck", .p = "usbck",    .id = 7 },
47*4882a593Smuzhiyun 	{ .n = "pck0",  .p = "prog0",    .id = 8 },
48*4882a593Smuzhiyun 	{ .n = "pck1",  .p = "prog1",    .id = 9 },
49*4882a593Smuzhiyun 	{ .n = "pck2",  .p = "prog2",    .id = 10 },
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static const struct {
53*4882a593Smuzhiyun 	char *n;
54*4882a593Smuzhiyun 	u8 id;
55*4882a593Smuzhiyun } sama5d4_periph32ck[] = {
56*4882a593Smuzhiyun 	{ .n = "pioD_clk", .id = 5 },
57*4882a593Smuzhiyun 	{ .n = "usart0_clk", .id = 6 },
58*4882a593Smuzhiyun 	{ .n = "usart1_clk", .id = 7 },
59*4882a593Smuzhiyun 	{ .n = "icm_clk", .id = 9 },
60*4882a593Smuzhiyun 	{ .n = "aes_clk", .id = 12 },
61*4882a593Smuzhiyun 	{ .n = "tdes_clk", .id = 14 },
62*4882a593Smuzhiyun 	{ .n = "sha_clk", .id = 15 },
63*4882a593Smuzhiyun 	{ .n = "matrix1_clk", .id = 17 },
64*4882a593Smuzhiyun 	{ .n = "hsmc_clk", .id = 22 },
65*4882a593Smuzhiyun 	{ .n = "pioA_clk", .id = 23 },
66*4882a593Smuzhiyun 	{ .n = "pioB_clk", .id = 24 },
67*4882a593Smuzhiyun 	{ .n = "pioC_clk", .id = 25 },
68*4882a593Smuzhiyun 	{ .n = "pioE_clk", .id = 26 },
69*4882a593Smuzhiyun 	{ .n = "uart0_clk", .id = 27 },
70*4882a593Smuzhiyun 	{ .n = "uart1_clk", .id = 28 },
71*4882a593Smuzhiyun 	{ .n = "usart2_clk", .id = 29 },
72*4882a593Smuzhiyun 	{ .n = "usart3_clk", .id = 30 },
73*4882a593Smuzhiyun 	{ .n = "usart4_clk", .id = 31 },
74*4882a593Smuzhiyun 	{ .n = "twi0_clk", .id = 32 },
75*4882a593Smuzhiyun 	{ .n = "twi1_clk", .id = 33 },
76*4882a593Smuzhiyun 	{ .n = "twi2_clk", .id = 34 },
77*4882a593Smuzhiyun 	{ .n = "mci0_clk", .id = 35 },
78*4882a593Smuzhiyun 	{ .n = "mci1_clk", .id = 36 },
79*4882a593Smuzhiyun 	{ .n = "spi0_clk", .id = 37 },
80*4882a593Smuzhiyun 	{ .n = "spi1_clk", .id = 38 },
81*4882a593Smuzhiyun 	{ .n = "spi2_clk", .id = 39 },
82*4882a593Smuzhiyun 	{ .n = "tcb0_clk", .id = 40 },
83*4882a593Smuzhiyun 	{ .n = "tcb1_clk", .id = 41 },
84*4882a593Smuzhiyun 	{ .n = "tcb2_clk", .id = 42 },
85*4882a593Smuzhiyun 	{ .n = "pwm_clk", .id = 43 },
86*4882a593Smuzhiyun 	{ .n = "adc_clk", .id = 44 },
87*4882a593Smuzhiyun 	{ .n = "dbgu_clk", .id = 45 },
88*4882a593Smuzhiyun 	{ .n = "uhphs_clk", .id = 46 },
89*4882a593Smuzhiyun 	{ .n = "udphs_clk", .id = 47 },
90*4882a593Smuzhiyun 	{ .n = "ssc0_clk", .id = 48 },
91*4882a593Smuzhiyun 	{ .n = "ssc1_clk", .id = 49 },
92*4882a593Smuzhiyun 	{ .n = "trng_clk", .id = 53 },
93*4882a593Smuzhiyun 	{ .n = "macb0_clk", .id = 54 },
94*4882a593Smuzhiyun 	{ .n = "macb1_clk", .id = 55 },
95*4882a593Smuzhiyun 	{ .n = "fuse_clk", .id = 57 },
96*4882a593Smuzhiyun 	{ .n = "securam_clk", .id = 59 },
97*4882a593Smuzhiyun 	{ .n = "smd_clk", .id = 61 },
98*4882a593Smuzhiyun 	{ .n = "twi3_clk", .id = 62 },
99*4882a593Smuzhiyun 	{ .n = "catb_clk", .id = 63 },
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const struct {
103*4882a593Smuzhiyun 	char *n;
104*4882a593Smuzhiyun 	u8 id;
105*4882a593Smuzhiyun } sama5d4_periphck[] = {
106*4882a593Smuzhiyun 	{ .n = "dma0_clk", .id = 8 },
107*4882a593Smuzhiyun 	{ .n = "cpkcc_clk", .id = 10 },
108*4882a593Smuzhiyun 	{ .n = "aesb_clk", .id = 13 },
109*4882a593Smuzhiyun 	{ .n = "mpddr_clk", .id = 16 },
110*4882a593Smuzhiyun 	{ .n = "matrix0_clk", .id = 18 },
111*4882a593Smuzhiyun 	{ .n = "vdec_clk", .id = 19 },
112*4882a593Smuzhiyun 	{ .n = "dma1_clk", .id = 50 },
113*4882a593Smuzhiyun 	{ .n = "lcdc_clk", .id = 51 },
114*4882a593Smuzhiyun 	{ .n = "isi_clk", .id = 52 },
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
sama5d4_pmc_setup(struct device_node * np)117*4882a593Smuzhiyun static void __init sama5d4_pmc_setup(struct device_node *np)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct clk_range range = CLK_RANGE(0, 0);
120*4882a593Smuzhiyun 	const char *slck_name, *mainxtal_name;
121*4882a593Smuzhiyun 	struct pmc_data *sama5d4_pmc;
122*4882a593Smuzhiyun 	const char *parent_names[5];
123*4882a593Smuzhiyun 	struct regmap *regmap;
124*4882a593Smuzhiyun 	struct clk_hw *hw;
125*4882a593Smuzhiyun 	int i;
126*4882a593Smuzhiyun 	bool bypass;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	i = of_property_match_string(np, "clock-names", "slow_clk");
129*4882a593Smuzhiyun 	if (i < 0)
130*4882a593Smuzhiyun 		return;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	slck_name = of_clk_get_parent_name(np, i);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	i = of_property_match_string(np, "clock-names", "main_xtal");
135*4882a593Smuzhiyun 	if (i < 0)
136*4882a593Smuzhiyun 		return;
137*4882a593Smuzhiyun 	mainxtal_name = of_clk_get_parent_name(np, i);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	regmap = device_node_to_regmap(np);
140*4882a593Smuzhiyun 	if (IS_ERR(regmap))
141*4882a593Smuzhiyun 		return;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	sama5d4_pmc = pmc_data_allocate(PMC_PLLACK + 1,
144*4882a593Smuzhiyun 					nck(sama5d4_systemck),
145*4882a593Smuzhiyun 					nck(sama5d4_periph32ck), 0, 3);
146*4882a593Smuzhiyun 	if (!sama5d4_pmc)
147*4882a593Smuzhiyun 		return;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	hw = at91_clk_register_main_rc_osc(regmap, "main_rc_osc", 12000000,
150*4882a593Smuzhiyun 					   100000000);
151*4882a593Smuzhiyun 	if (IS_ERR(hw))
152*4882a593Smuzhiyun 		goto err_free;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	bypass = of_property_read_bool(np, "atmel,osc-bypass");
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	hw = at91_clk_register_main_osc(regmap, "main_osc", mainxtal_name,
157*4882a593Smuzhiyun 					bypass);
158*4882a593Smuzhiyun 	if (IS_ERR(hw))
159*4882a593Smuzhiyun 		goto err_free;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	parent_names[0] = "main_rc_osc";
162*4882a593Smuzhiyun 	parent_names[1] = "main_osc";
163*4882a593Smuzhiyun 	hw = at91_clk_register_sam9x5_main(regmap, "mainck", parent_names, 2);
164*4882a593Smuzhiyun 	if (IS_ERR(hw))
165*4882a593Smuzhiyun 		goto err_free;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	hw = at91_clk_register_pll(regmap, "pllack", "mainck", 0,
168*4882a593Smuzhiyun 				   &sama5d3_pll_layout, &plla_characteristics);
169*4882a593Smuzhiyun 	if (IS_ERR(hw))
170*4882a593Smuzhiyun 		goto err_free;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	hw = at91_clk_register_plldiv(regmap, "plladivck", "pllack");
173*4882a593Smuzhiyun 	if (IS_ERR(hw))
174*4882a593Smuzhiyun 		goto err_free;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	sama5d4_pmc->chws[PMC_PLLACK] = hw;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	hw = at91_clk_register_utmi(regmap, NULL, "utmick", "mainck");
179*4882a593Smuzhiyun 	if (IS_ERR(hw))
180*4882a593Smuzhiyun 		goto err_free;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	sama5d4_pmc->chws[PMC_UTMI] = hw;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	parent_names[0] = slck_name;
185*4882a593Smuzhiyun 	parent_names[1] = "mainck";
186*4882a593Smuzhiyun 	parent_names[2] = "plladivck";
187*4882a593Smuzhiyun 	parent_names[3] = "utmick";
188*4882a593Smuzhiyun 	hw = at91_clk_register_master(regmap, "masterck", 4, parent_names,
189*4882a593Smuzhiyun 				      &at91sam9x5_master_layout,
190*4882a593Smuzhiyun 				      &mck_characteristics);
191*4882a593Smuzhiyun 	if (IS_ERR(hw))
192*4882a593Smuzhiyun 		goto err_free;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	sama5d4_pmc->chws[PMC_MCK] = hw;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	hw = at91_clk_register_h32mx(regmap, "h32mxck", "masterck");
197*4882a593Smuzhiyun 	if (IS_ERR(hw))
198*4882a593Smuzhiyun 		goto err_free;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	sama5d4_pmc->chws[PMC_MCK2] = hw;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	parent_names[0] = "plladivck";
203*4882a593Smuzhiyun 	parent_names[1] = "utmick";
204*4882a593Smuzhiyun 	hw = at91sam9x5_clk_register_usb(regmap, "usbck", parent_names, 2);
205*4882a593Smuzhiyun 	if (IS_ERR(hw))
206*4882a593Smuzhiyun 		goto err_free;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	parent_names[0] = "plladivck";
209*4882a593Smuzhiyun 	parent_names[1] = "utmick";
210*4882a593Smuzhiyun 	hw = at91sam9x5_clk_register_smd(regmap, "smdclk", parent_names, 2);
211*4882a593Smuzhiyun 	if (IS_ERR(hw))
212*4882a593Smuzhiyun 		goto err_free;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	parent_names[0] = slck_name;
215*4882a593Smuzhiyun 	parent_names[1] = "mainck";
216*4882a593Smuzhiyun 	parent_names[2] = "plladivck";
217*4882a593Smuzhiyun 	parent_names[3] = "utmick";
218*4882a593Smuzhiyun 	parent_names[4] = "masterck";
219*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
220*4882a593Smuzhiyun 		char name[6];
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		snprintf(name, sizeof(name), "prog%d", i);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		hw = at91_clk_register_programmable(regmap, name,
225*4882a593Smuzhiyun 						    parent_names, 5, i,
226*4882a593Smuzhiyun 						    &at91sam9x5_programmable_layout,
227*4882a593Smuzhiyun 						    NULL);
228*4882a593Smuzhiyun 		if (IS_ERR(hw))
229*4882a593Smuzhiyun 			goto err_free;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		sama5d4_pmc->pchws[i] = hw;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sama5d4_systemck); i++) {
235*4882a593Smuzhiyun 		hw = at91_clk_register_system(regmap, sama5d4_systemck[i].n,
236*4882a593Smuzhiyun 					      sama5d4_systemck[i].p,
237*4882a593Smuzhiyun 					      sama5d4_systemck[i].id);
238*4882a593Smuzhiyun 		if (IS_ERR(hw))
239*4882a593Smuzhiyun 			goto err_free;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		sama5d4_pmc->shws[sama5d4_systemck[i].id] = hw;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sama5d4_periphck); i++) {
245*4882a593Smuzhiyun 		hw = at91_clk_register_sam9x5_peripheral(regmap, &pmc_pcr_lock,
246*4882a593Smuzhiyun 							 &sama5d4_pcr_layout,
247*4882a593Smuzhiyun 							 sama5d4_periphck[i].n,
248*4882a593Smuzhiyun 							 "masterck",
249*4882a593Smuzhiyun 							 sama5d4_periphck[i].id,
250*4882a593Smuzhiyun 							 &range, INT_MIN);
251*4882a593Smuzhiyun 		if (IS_ERR(hw))
252*4882a593Smuzhiyun 			goto err_free;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 		sama5d4_pmc->phws[sama5d4_periphck[i].id] = hw;
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sama5d4_periph32ck); i++) {
258*4882a593Smuzhiyun 		hw = at91_clk_register_sam9x5_peripheral(regmap, &pmc_pcr_lock,
259*4882a593Smuzhiyun 							 &sama5d4_pcr_layout,
260*4882a593Smuzhiyun 							 sama5d4_periph32ck[i].n,
261*4882a593Smuzhiyun 							 "h32mxck",
262*4882a593Smuzhiyun 							 sama5d4_periph32ck[i].id,
263*4882a593Smuzhiyun 							 &range, INT_MIN);
264*4882a593Smuzhiyun 		if (IS_ERR(hw))
265*4882a593Smuzhiyun 			goto err_free;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 		sama5d4_pmc->phws[sama5d4_periph32ck[i].id] = hw;
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	of_clk_add_hw_provider(np, of_clk_hw_pmc_get, sama5d4_pmc);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	return;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun err_free:
275*4882a593Smuzhiyun 	kfree(sama5d4_pmc);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(sama5d4_pmc, "atmel,sama5d4-pmc", sama5d4_pmc_setup);
278