xref: /OK3568_Linux_fs/kernel/drivers/clk/at91/sama5d3.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/clk-provider.h>
3*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
4*4882a593Smuzhiyun #include <linux/slab.h>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <dt-bindings/clock/at91.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "pmc.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun static const struct clk_master_characteristics mck_characteristics = {
11*4882a593Smuzhiyun 	.output = { .min = 0, .max = 166000000 },
12*4882a593Smuzhiyun 	.divisors = { 1, 2, 4, 3 },
13*4882a593Smuzhiyun };
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static u8 plla_out[] = { 0 };
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun static u16 plla_icpll[] = { 0 };
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun static const struct clk_range plla_outputs[] = {
20*4882a593Smuzhiyun 	{ .min = 400000000, .max = 1000000000 },
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun static const struct clk_pll_characteristics plla_characteristics = {
24*4882a593Smuzhiyun 	.input = { .min = 8000000, .max = 50000000 },
25*4882a593Smuzhiyun 	.num_output = ARRAY_SIZE(plla_outputs),
26*4882a593Smuzhiyun 	.output = plla_outputs,
27*4882a593Smuzhiyun 	.icpll = plla_icpll,
28*4882a593Smuzhiyun 	.out = plla_out,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static const struct clk_pcr_layout sama5d3_pcr_layout = {
32*4882a593Smuzhiyun 	.offset = 0x10c,
33*4882a593Smuzhiyun 	.cmd = BIT(12),
34*4882a593Smuzhiyun 	.pid_mask = GENMASK(6, 0),
35*4882a593Smuzhiyun 	.div_mask = GENMASK(17, 16),
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static const struct {
39*4882a593Smuzhiyun 	char *n;
40*4882a593Smuzhiyun 	char *p;
41*4882a593Smuzhiyun 	u8 id;
42*4882a593Smuzhiyun } sama5d3_systemck[] = {
43*4882a593Smuzhiyun 	{ .n = "ddrck", .p = "masterck", .id = 2 },
44*4882a593Smuzhiyun 	{ .n = "lcdck", .p = "masterck", .id = 3 },
45*4882a593Smuzhiyun 	{ .n = "smdck", .p = "smdclk",   .id = 4 },
46*4882a593Smuzhiyun 	{ .n = "uhpck", .p = "usbck",    .id = 6 },
47*4882a593Smuzhiyun 	{ .n = "udpck", .p = "usbck",    .id = 7 },
48*4882a593Smuzhiyun 	{ .n = "pck0",  .p = "prog0",    .id = 8 },
49*4882a593Smuzhiyun 	{ .n = "pck1",  .p = "prog1",    .id = 9 },
50*4882a593Smuzhiyun 	{ .n = "pck2",  .p = "prog2",    .id = 10 },
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static const struct {
54*4882a593Smuzhiyun 	char *n;
55*4882a593Smuzhiyun 	u8 id;
56*4882a593Smuzhiyun 	struct clk_range r;
57*4882a593Smuzhiyun } sama5d3_periphck[] = {
58*4882a593Smuzhiyun 	{ .n = "dbgu_clk", .id = 2, },
59*4882a593Smuzhiyun 	{ .n = "hsmc_clk", .id = 5, },
60*4882a593Smuzhiyun 	{ .n = "pioA_clk", .id = 6, },
61*4882a593Smuzhiyun 	{ .n = "pioB_clk", .id = 7, },
62*4882a593Smuzhiyun 	{ .n = "pioC_clk", .id = 8, },
63*4882a593Smuzhiyun 	{ .n = "pioD_clk", .id = 9, },
64*4882a593Smuzhiyun 	{ .n = "pioE_clk", .id = 10, },
65*4882a593Smuzhiyun 	{ .n = "usart0_clk", .id = 12, .r = { .min = 0, .max = 83000000 }, },
66*4882a593Smuzhiyun 	{ .n = "usart1_clk", .id = 13, .r = { .min = 0, .max = 83000000 }, },
67*4882a593Smuzhiyun 	{ .n = "usart2_clk", .id = 14, .r = { .min = 0, .max = 83000000 }, },
68*4882a593Smuzhiyun 	{ .n = "usart3_clk", .id = 15, .r = { .min = 0, .max = 83000000 }, },
69*4882a593Smuzhiyun 	{ .n = "uart0_clk", .id = 16, .r = { .min = 0, .max = 83000000 }, },
70*4882a593Smuzhiyun 	{ .n = "uart1_clk", .id = 17, .r = { .min = 0, .max = 83000000 }, },
71*4882a593Smuzhiyun 	{ .n = "twi0_clk", .id = 18, .r = { .min = 0, .max = 41500000 }, },
72*4882a593Smuzhiyun 	{ .n = "twi1_clk", .id = 19, .r = { .min = 0, .max = 41500000 }, },
73*4882a593Smuzhiyun 	{ .n = "twi2_clk", .id = 20, .r = { .min = 0, .max = 41500000 }, },
74*4882a593Smuzhiyun 	{ .n = "mci0_clk", .id = 21, },
75*4882a593Smuzhiyun 	{ .n = "mci1_clk", .id = 22, },
76*4882a593Smuzhiyun 	{ .n = "mci2_clk", .id = 23, },
77*4882a593Smuzhiyun 	{ .n = "spi0_clk", .id = 24, .r = { .min = 0, .max = 166000000 }, },
78*4882a593Smuzhiyun 	{ .n = "spi1_clk", .id = 25, .r = { .min = 0, .max = 166000000 }, },
79*4882a593Smuzhiyun 	{ .n = "tcb0_clk", .id = 26, .r = { .min = 0, .max = 166000000 }, },
80*4882a593Smuzhiyun 	{ .n = "tcb1_clk", .id = 27, .r = { .min = 0, .max = 166000000 }, },
81*4882a593Smuzhiyun 	{ .n = "pwm_clk", .id = 28, },
82*4882a593Smuzhiyun 	{ .n = "adc_clk", .id = 29, .r = { .min = 0, .max = 83000000 }, },
83*4882a593Smuzhiyun 	{ .n = "dma0_clk", .id = 30, },
84*4882a593Smuzhiyun 	{ .n = "dma1_clk", .id = 31, },
85*4882a593Smuzhiyun 	{ .n = "uhphs_clk", .id = 32, },
86*4882a593Smuzhiyun 	{ .n = "udphs_clk", .id = 33, },
87*4882a593Smuzhiyun 	{ .n = "macb0_clk", .id = 34, },
88*4882a593Smuzhiyun 	{ .n = "macb1_clk", .id = 35, },
89*4882a593Smuzhiyun 	{ .n = "lcdc_clk", .id = 36, },
90*4882a593Smuzhiyun 	{ .n = "isi_clk", .id = 37, },
91*4882a593Smuzhiyun 	{ .n = "ssc0_clk", .id = 38, .r = { .min = 0, .max = 83000000 }, },
92*4882a593Smuzhiyun 	{ .n = "ssc1_clk", .id = 39, .r = { .min = 0, .max = 83000000 }, },
93*4882a593Smuzhiyun 	{ .n = "can0_clk", .id = 40, .r = { .min = 0, .max = 83000000 }, },
94*4882a593Smuzhiyun 	{ .n = "can1_clk", .id = 41, .r = { .min = 0, .max = 83000000 }, },
95*4882a593Smuzhiyun 	{ .n = "sha_clk", .id = 42, },
96*4882a593Smuzhiyun 	{ .n = "aes_clk", .id = 43, },
97*4882a593Smuzhiyun 	{ .n = "tdes_clk", .id = 44, },
98*4882a593Smuzhiyun 	{ .n = "trng_clk", .id = 45, },
99*4882a593Smuzhiyun 	{ .n = "fuse_clk", .id = 48, },
100*4882a593Smuzhiyun 	{ .n = "mpddr_clk", .id = 49, },
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
sama5d3_pmc_setup(struct device_node * np)103*4882a593Smuzhiyun static void __init sama5d3_pmc_setup(struct device_node *np)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	const char *slck_name, *mainxtal_name;
106*4882a593Smuzhiyun 	struct pmc_data *sama5d3_pmc;
107*4882a593Smuzhiyun 	const char *parent_names[5];
108*4882a593Smuzhiyun 	struct regmap *regmap;
109*4882a593Smuzhiyun 	struct clk_hw *hw;
110*4882a593Smuzhiyun 	int i;
111*4882a593Smuzhiyun 	bool bypass;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	i = of_property_match_string(np, "clock-names", "slow_clk");
114*4882a593Smuzhiyun 	if (i < 0)
115*4882a593Smuzhiyun 		return;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	slck_name = of_clk_get_parent_name(np, i);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	i = of_property_match_string(np, "clock-names", "main_xtal");
120*4882a593Smuzhiyun 	if (i < 0)
121*4882a593Smuzhiyun 		return;
122*4882a593Smuzhiyun 	mainxtal_name = of_clk_get_parent_name(np, i);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	regmap = device_node_to_regmap(np);
125*4882a593Smuzhiyun 	if (IS_ERR(regmap))
126*4882a593Smuzhiyun 		return;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	sama5d3_pmc = pmc_data_allocate(PMC_PLLACK + 1,
129*4882a593Smuzhiyun 					nck(sama5d3_systemck),
130*4882a593Smuzhiyun 					nck(sama5d3_periphck), 0, 3);
131*4882a593Smuzhiyun 	if (!sama5d3_pmc)
132*4882a593Smuzhiyun 		return;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	hw = at91_clk_register_main_rc_osc(regmap, "main_rc_osc", 12000000,
135*4882a593Smuzhiyun 					   50000000);
136*4882a593Smuzhiyun 	if (IS_ERR(hw))
137*4882a593Smuzhiyun 		goto err_free;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	bypass = of_property_read_bool(np, "atmel,osc-bypass");
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	hw = at91_clk_register_main_osc(regmap, "main_osc", mainxtal_name,
142*4882a593Smuzhiyun 					bypass);
143*4882a593Smuzhiyun 	if (IS_ERR(hw))
144*4882a593Smuzhiyun 		goto err_free;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	parent_names[0] = "main_rc_osc";
147*4882a593Smuzhiyun 	parent_names[1] = "main_osc";
148*4882a593Smuzhiyun 	hw = at91_clk_register_sam9x5_main(regmap, "mainck", parent_names, 2);
149*4882a593Smuzhiyun 	if (IS_ERR(hw))
150*4882a593Smuzhiyun 		goto err_free;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	hw = at91_clk_register_pll(regmap, "pllack", "mainck", 0,
153*4882a593Smuzhiyun 				   &sama5d3_pll_layout, &plla_characteristics);
154*4882a593Smuzhiyun 	if (IS_ERR(hw))
155*4882a593Smuzhiyun 		goto err_free;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	hw = at91_clk_register_plldiv(regmap, "plladivck", "pllack");
158*4882a593Smuzhiyun 	if (IS_ERR(hw))
159*4882a593Smuzhiyun 		goto err_free;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	sama5d3_pmc->chws[PMC_PLLACK] = hw;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	hw = at91_clk_register_utmi(regmap, NULL, "utmick", "mainck");
164*4882a593Smuzhiyun 	if (IS_ERR(hw))
165*4882a593Smuzhiyun 		goto err_free;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	sama5d3_pmc->chws[PMC_UTMI] = hw;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	parent_names[0] = slck_name;
170*4882a593Smuzhiyun 	parent_names[1] = "mainck";
171*4882a593Smuzhiyun 	parent_names[2] = "plladivck";
172*4882a593Smuzhiyun 	parent_names[3] = "utmick";
173*4882a593Smuzhiyun 	hw = at91_clk_register_master(regmap, "masterck", 4, parent_names,
174*4882a593Smuzhiyun 				      &at91sam9x5_master_layout,
175*4882a593Smuzhiyun 				      &mck_characteristics);
176*4882a593Smuzhiyun 	if (IS_ERR(hw))
177*4882a593Smuzhiyun 		goto err_free;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	sama5d3_pmc->chws[PMC_MCK] = hw;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	parent_names[0] = "plladivck";
182*4882a593Smuzhiyun 	parent_names[1] = "utmick";
183*4882a593Smuzhiyun 	hw = at91sam9x5_clk_register_usb(regmap, "usbck", parent_names, 2);
184*4882a593Smuzhiyun 	if (IS_ERR(hw))
185*4882a593Smuzhiyun 		goto err_free;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	hw = at91sam9x5_clk_register_smd(regmap, "smdclk", parent_names, 2);
188*4882a593Smuzhiyun 	if (IS_ERR(hw))
189*4882a593Smuzhiyun 		goto err_free;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	parent_names[0] = slck_name;
192*4882a593Smuzhiyun 	parent_names[1] = "mainck";
193*4882a593Smuzhiyun 	parent_names[2] = "plladivck";
194*4882a593Smuzhiyun 	parent_names[3] = "utmick";
195*4882a593Smuzhiyun 	parent_names[4] = "masterck";
196*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
197*4882a593Smuzhiyun 		char name[6];
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		snprintf(name, sizeof(name), "prog%d", i);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 		hw = at91_clk_register_programmable(regmap, name,
202*4882a593Smuzhiyun 						    parent_names, 5, i,
203*4882a593Smuzhiyun 						    &at91sam9x5_programmable_layout,
204*4882a593Smuzhiyun 						    NULL);
205*4882a593Smuzhiyun 		if (IS_ERR(hw))
206*4882a593Smuzhiyun 			goto err_free;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 		sama5d3_pmc->pchws[i] = hw;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sama5d3_systemck); i++) {
212*4882a593Smuzhiyun 		hw = at91_clk_register_system(regmap, sama5d3_systemck[i].n,
213*4882a593Smuzhiyun 					      sama5d3_systemck[i].p,
214*4882a593Smuzhiyun 					      sama5d3_systemck[i].id);
215*4882a593Smuzhiyun 		if (IS_ERR(hw))
216*4882a593Smuzhiyun 			goto err_free;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		sama5d3_pmc->shws[sama5d3_systemck[i].id] = hw;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sama5d3_periphck); i++) {
222*4882a593Smuzhiyun 		hw = at91_clk_register_sam9x5_peripheral(regmap, &pmc_pcr_lock,
223*4882a593Smuzhiyun 							 &sama5d3_pcr_layout,
224*4882a593Smuzhiyun 							 sama5d3_periphck[i].n,
225*4882a593Smuzhiyun 							 "masterck",
226*4882a593Smuzhiyun 							 sama5d3_periphck[i].id,
227*4882a593Smuzhiyun 							 &sama5d3_periphck[i].r,
228*4882a593Smuzhiyun 							 INT_MIN);
229*4882a593Smuzhiyun 		if (IS_ERR(hw))
230*4882a593Smuzhiyun 			goto err_free;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 		sama5d3_pmc->phws[sama5d3_periphck[i].id] = hw;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	of_clk_add_hw_provider(np, of_clk_hw_pmc_get, sama5d3_pmc);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	return;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun err_free:
240*4882a593Smuzhiyun 	kfree(sama5d3_pmc);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun /*
243*4882a593Smuzhiyun  * The TCB is used as the clocksource so its clock is needed early. This means
244*4882a593Smuzhiyun  * this can't be a platform driver.
245*4882a593Smuzhiyun  */
246*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(sama5d3_pmc, "atmel,sama5d3-pmc", sama5d3_pmc_setup);
247