xref: /OK3568_Linux_fs/kernel/drivers/clk/at91/pmc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/clk/at91/pmc.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2013 Boris BREZILLON <b.brezillon@overkiz.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef __PMC_H_
9*4882a593Smuzhiyun #define __PMC_H_
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/irqdomain.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun extern spinlock_t pmc_pcr_lock;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun struct pmc_data {
19*4882a593Smuzhiyun 	unsigned int ncore;
20*4882a593Smuzhiyun 	struct clk_hw **chws;
21*4882a593Smuzhiyun 	unsigned int nsystem;
22*4882a593Smuzhiyun 	struct clk_hw **shws;
23*4882a593Smuzhiyun 	unsigned int nperiph;
24*4882a593Smuzhiyun 	struct clk_hw **phws;
25*4882a593Smuzhiyun 	unsigned int ngck;
26*4882a593Smuzhiyun 	struct clk_hw **ghws;
27*4882a593Smuzhiyun 	unsigned int npck;
28*4882a593Smuzhiyun 	struct clk_hw **pchws;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	struct clk_hw *hwtable[];
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct clk_range {
34*4882a593Smuzhiyun 	unsigned long min;
35*4882a593Smuzhiyun 	unsigned long max;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define CLK_RANGE(MIN, MAX) {.min = MIN, .max = MAX,}
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct clk_master_layout {
41*4882a593Smuzhiyun 	u32 offset;
42*4882a593Smuzhiyun 	u32 mask;
43*4882a593Smuzhiyun 	u8 pres_shift;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun extern const struct clk_master_layout at91rm9200_master_layout;
47*4882a593Smuzhiyun extern const struct clk_master_layout at91sam9x5_master_layout;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun struct clk_master_characteristics {
50*4882a593Smuzhiyun 	struct clk_range output;
51*4882a593Smuzhiyun 	u32 divisors[4];
52*4882a593Smuzhiyun 	u8 have_div3_pres;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct clk_pll_layout {
56*4882a593Smuzhiyun 	u32 pllr_mask;
57*4882a593Smuzhiyun 	u32 mul_mask;
58*4882a593Smuzhiyun 	u32 frac_mask;
59*4882a593Smuzhiyun 	u32 div_mask;
60*4882a593Smuzhiyun 	u32 endiv_mask;
61*4882a593Smuzhiyun 	u8 mul_shift;
62*4882a593Smuzhiyun 	u8 frac_shift;
63*4882a593Smuzhiyun 	u8 div_shift;
64*4882a593Smuzhiyun 	u8 endiv_shift;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun extern const struct clk_pll_layout at91rm9200_pll_layout;
68*4882a593Smuzhiyun extern const struct clk_pll_layout at91sam9g45_pll_layout;
69*4882a593Smuzhiyun extern const struct clk_pll_layout at91sam9g20_pllb_layout;
70*4882a593Smuzhiyun extern const struct clk_pll_layout sama5d3_pll_layout;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct clk_pll_characteristics {
73*4882a593Smuzhiyun 	struct clk_range input;
74*4882a593Smuzhiyun 	int num_output;
75*4882a593Smuzhiyun 	const struct clk_range *output;
76*4882a593Smuzhiyun 	u16 *icpll;
77*4882a593Smuzhiyun 	u8 *out;
78*4882a593Smuzhiyun 	u8 upll : 1;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun struct clk_programmable_layout {
82*4882a593Smuzhiyun 	u8 pres_mask;
83*4882a593Smuzhiyun 	u8 pres_shift;
84*4882a593Smuzhiyun 	u8 css_mask;
85*4882a593Smuzhiyun 	u8 have_slck_mck;
86*4882a593Smuzhiyun 	u8 is_pres_direct;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun extern const struct clk_programmable_layout at91rm9200_programmable_layout;
90*4882a593Smuzhiyun extern const struct clk_programmable_layout at91sam9g45_programmable_layout;
91*4882a593Smuzhiyun extern const struct clk_programmable_layout at91sam9x5_programmable_layout;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun struct clk_pcr_layout {
94*4882a593Smuzhiyun 	u32 offset;
95*4882a593Smuzhiyun 	u32 cmd;
96*4882a593Smuzhiyun 	u32 div_mask;
97*4882a593Smuzhiyun 	u32 gckcss_mask;
98*4882a593Smuzhiyun 	u32 pid_mask;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define field_get(_mask, _reg) (((_reg) & (_mask)) >> (ffs(_mask) - 1))
102*4882a593Smuzhiyun #define field_prep(_mask, _val) (((_val) << (ffs(_mask) - 1)) & (_mask))
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define ndck(a, s) (a[s - 1].id + 1)
105*4882a593Smuzhiyun #define nck(a) (a[ARRAY_SIZE(a) - 1].id + 1)
106*4882a593Smuzhiyun struct pmc_data *pmc_data_allocate(unsigned int ncore, unsigned int nsystem,
107*4882a593Smuzhiyun 				   unsigned int nperiph, unsigned int ngck,
108*4882a593Smuzhiyun 				   unsigned int npck);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun int of_at91_get_clk_range(struct device_node *np, const char *propname,
111*4882a593Smuzhiyun 			  struct clk_range *range);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun struct clk_hw *of_clk_hw_pmc_get(struct of_phandle_args *clkspec, void *data);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun struct clk_hw * __init
116*4882a593Smuzhiyun at91_clk_register_audio_pll_frac(struct regmap *regmap, const char *name,
117*4882a593Smuzhiyun 				 const char *parent_name);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun struct clk_hw * __init
120*4882a593Smuzhiyun at91_clk_register_audio_pll_pad(struct regmap *regmap, const char *name,
121*4882a593Smuzhiyun 				const char *parent_name);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun struct clk_hw * __init
124*4882a593Smuzhiyun at91_clk_register_audio_pll_pmc(struct regmap *regmap, const char *name,
125*4882a593Smuzhiyun 				const char *parent_name);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun struct clk_hw * __init
128*4882a593Smuzhiyun at91_clk_register_generated(struct regmap *regmap, spinlock_t *lock,
129*4882a593Smuzhiyun 			    const struct clk_pcr_layout *layout,
130*4882a593Smuzhiyun 			    const char *name, const char **parent_names,
131*4882a593Smuzhiyun 			    u32 *mux_table, u8 num_parents, u8 id,
132*4882a593Smuzhiyun 			    const struct clk_range *range, int chg_pid);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun struct clk_hw * __init
135*4882a593Smuzhiyun at91_clk_register_h32mx(struct regmap *regmap, const char *name,
136*4882a593Smuzhiyun 			const char *parent_name);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun struct clk_hw * __init
139*4882a593Smuzhiyun at91_clk_i2s_mux_register(struct regmap *regmap, const char *name,
140*4882a593Smuzhiyun 			  const char * const *parent_names,
141*4882a593Smuzhiyun 			  unsigned int num_parents, u8 bus_id);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun struct clk_hw * __init
144*4882a593Smuzhiyun at91_clk_register_main_rc_osc(struct regmap *regmap, const char *name,
145*4882a593Smuzhiyun 			      u32 frequency, u32 accuracy);
146*4882a593Smuzhiyun struct clk_hw * __init
147*4882a593Smuzhiyun at91_clk_register_main_osc(struct regmap *regmap, const char *name,
148*4882a593Smuzhiyun 			   const char *parent_name, bool bypass);
149*4882a593Smuzhiyun struct clk_hw * __init
150*4882a593Smuzhiyun at91_clk_register_rm9200_main(struct regmap *regmap,
151*4882a593Smuzhiyun 			      const char *name,
152*4882a593Smuzhiyun 			      const char *parent_name);
153*4882a593Smuzhiyun struct clk_hw * __init
154*4882a593Smuzhiyun at91_clk_register_sam9x5_main(struct regmap *regmap, const char *name,
155*4882a593Smuzhiyun 			      const char **parent_names, int num_parents);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun struct clk_hw * __init
158*4882a593Smuzhiyun at91_clk_register_master(struct regmap *regmap, const char *name,
159*4882a593Smuzhiyun 			 int num_parents, const char **parent_names,
160*4882a593Smuzhiyun 			 const struct clk_master_layout *layout,
161*4882a593Smuzhiyun 			 const struct clk_master_characteristics *characteristics);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun struct clk_hw * __init
164*4882a593Smuzhiyun at91_clk_sama7g5_register_master(struct regmap *regmap,
165*4882a593Smuzhiyun 				 const char *name, int num_parents,
166*4882a593Smuzhiyun 				 const char **parent_names, u32 *mux_table,
167*4882a593Smuzhiyun 				 spinlock_t *lock, u8 id, bool critical,
168*4882a593Smuzhiyun 				 int chg_pid);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun struct clk_hw * __init
171*4882a593Smuzhiyun at91_clk_register_peripheral(struct regmap *regmap, const char *name,
172*4882a593Smuzhiyun 			     const char *parent_name, u32 id);
173*4882a593Smuzhiyun struct clk_hw * __init
174*4882a593Smuzhiyun at91_clk_register_sam9x5_peripheral(struct regmap *regmap, spinlock_t *lock,
175*4882a593Smuzhiyun 				    const struct clk_pcr_layout *layout,
176*4882a593Smuzhiyun 				    const char *name, const char *parent_name,
177*4882a593Smuzhiyun 				    u32 id, const struct clk_range *range,
178*4882a593Smuzhiyun 				    int chg_pid);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun struct clk_hw * __init
181*4882a593Smuzhiyun at91_clk_register_pll(struct regmap *regmap, const char *name,
182*4882a593Smuzhiyun 		      const char *parent_name, u8 id,
183*4882a593Smuzhiyun 		      const struct clk_pll_layout *layout,
184*4882a593Smuzhiyun 		      const struct clk_pll_characteristics *characteristics);
185*4882a593Smuzhiyun struct clk_hw * __init
186*4882a593Smuzhiyun at91_clk_register_plldiv(struct regmap *regmap, const char *name,
187*4882a593Smuzhiyun 			 const char *parent_name);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun struct clk_hw * __init
190*4882a593Smuzhiyun sam9x60_clk_register_div_pll(struct regmap *regmap, spinlock_t *lock,
191*4882a593Smuzhiyun 			     const char *name, const char *parent_name, u8 id,
192*4882a593Smuzhiyun 			     const struct clk_pll_characteristics *characteristics,
193*4882a593Smuzhiyun 			     const struct clk_pll_layout *layout, bool critical);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun struct clk_hw * __init
196*4882a593Smuzhiyun sam9x60_clk_register_frac_pll(struct regmap *regmap, spinlock_t *lock,
197*4882a593Smuzhiyun 			      const char *name, const char *parent_name,
198*4882a593Smuzhiyun 			      struct clk_hw *parent_hw, u8 id,
199*4882a593Smuzhiyun 			      const struct clk_pll_characteristics *characteristics,
200*4882a593Smuzhiyun 			      const struct clk_pll_layout *layout, bool critical);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun struct clk_hw * __init
203*4882a593Smuzhiyun at91_clk_register_programmable(struct regmap *regmap, const char *name,
204*4882a593Smuzhiyun 			       const char **parent_names, u8 num_parents, u8 id,
205*4882a593Smuzhiyun 			       const struct clk_programmable_layout *layout,
206*4882a593Smuzhiyun 			       u32 *mux_table);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun struct clk_hw * __init
209*4882a593Smuzhiyun at91_clk_register_sam9260_slow(struct regmap *regmap,
210*4882a593Smuzhiyun 			       const char *name,
211*4882a593Smuzhiyun 			       const char **parent_names,
212*4882a593Smuzhiyun 			       int num_parents);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun struct clk_hw * __init
215*4882a593Smuzhiyun at91sam9x5_clk_register_smd(struct regmap *regmap, const char *name,
216*4882a593Smuzhiyun 			    const char **parent_names, u8 num_parents);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun struct clk_hw * __init
219*4882a593Smuzhiyun at91_clk_register_system(struct regmap *regmap, const char *name,
220*4882a593Smuzhiyun 			 const char *parent_name, u8 id);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun struct clk_hw * __init
223*4882a593Smuzhiyun at91sam9x5_clk_register_usb(struct regmap *regmap, const char *name,
224*4882a593Smuzhiyun 			    const char **parent_names, u8 num_parents);
225*4882a593Smuzhiyun struct clk_hw * __init
226*4882a593Smuzhiyun at91sam9n12_clk_register_usb(struct regmap *regmap, const char *name,
227*4882a593Smuzhiyun 			     const char *parent_name);
228*4882a593Smuzhiyun struct clk_hw * __init
229*4882a593Smuzhiyun sam9x60_clk_register_usb(struct regmap *regmap, const char *name,
230*4882a593Smuzhiyun 			 const char **parent_names, u8 num_parents);
231*4882a593Smuzhiyun struct clk_hw * __init
232*4882a593Smuzhiyun at91rm9200_clk_register_usb(struct regmap *regmap, const char *name,
233*4882a593Smuzhiyun 			    const char *parent_name, const u32 *divisors);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun struct clk_hw * __init
236*4882a593Smuzhiyun at91_clk_register_utmi(struct regmap *regmap_pmc, struct regmap *regmap_sfr,
237*4882a593Smuzhiyun 		       const char *name, const char *parent_name);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun struct clk_hw * __init
240*4882a593Smuzhiyun at91_clk_sama7g5_register_utmi(struct regmap *regmap, const char *name,
241*4882a593Smuzhiyun 			       const char *parent_name);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #ifdef CONFIG_PM
244*4882a593Smuzhiyun void pmc_register_id(u8 id);
245*4882a593Smuzhiyun void pmc_register_pck(u8 pck);
246*4882a593Smuzhiyun #else
pmc_register_id(u8 id)247*4882a593Smuzhiyun static inline void pmc_register_id(u8 id) {}
pmc_register_pck(u8 pck)248*4882a593Smuzhiyun static inline void pmc_register_pck(u8 pck) {}
249*4882a593Smuzhiyun #endif
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #endif /* __PMC_H_ */
252