1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/clk-provider.h>
3*4882a593Smuzhiyun #include <linux/clk/at91_pmc.h>
4*4882a593Smuzhiyun #include <linux/of.h>
5*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
6*4882a593Smuzhiyun #include <linux/regmap.h>
7*4882a593Smuzhiyun #include <linux/slab.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "pmc.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define MASTER_SOURCE_MAX 4
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define PERIPHERAL_AT91RM9200 0
14*4882a593Smuzhiyun #define PERIPHERAL_AT91SAM9X5 1
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define PERIPHERAL_MAX 64
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define PERIPHERAL_ID_MIN 2
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define PROG_SOURCE_MAX 5
21*4882a593Smuzhiyun #define PROG_ID_MAX 7
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define SYSTEM_MAX_ID 31
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define GCK_INDEX_DT_AUDIO_PLL 5
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #ifdef CONFIG_HAVE_AT91_AUDIO_PLL
of_sama5d2_clk_audio_pll_frac_setup(struct device_node * np)28*4882a593Smuzhiyun static void __init of_sama5d2_clk_audio_pll_frac_setup(struct device_node *np)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun struct clk_hw *hw;
31*4882a593Smuzhiyun const char *name = np->name;
32*4882a593Smuzhiyun const char *parent_name;
33*4882a593Smuzhiyun struct regmap *regmap;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
36*4882a593Smuzhiyun if (IS_ERR(regmap))
37*4882a593Smuzhiyun return;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun hw = at91_clk_register_audio_pll_frac(regmap, name, parent_name);
42*4882a593Smuzhiyun if (IS_ERR(hw))
43*4882a593Smuzhiyun return;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun CLK_OF_DECLARE(of_sama5d2_clk_audio_pll_frac_setup,
48*4882a593Smuzhiyun "atmel,sama5d2-clk-audio-pll-frac",
49*4882a593Smuzhiyun of_sama5d2_clk_audio_pll_frac_setup);
50*4882a593Smuzhiyun
of_sama5d2_clk_audio_pll_pad_setup(struct device_node * np)51*4882a593Smuzhiyun static void __init of_sama5d2_clk_audio_pll_pad_setup(struct device_node *np)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun struct clk_hw *hw;
54*4882a593Smuzhiyun const char *name = np->name;
55*4882a593Smuzhiyun const char *parent_name;
56*4882a593Smuzhiyun struct regmap *regmap;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
59*4882a593Smuzhiyun if (IS_ERR(regmap))
60*4882a593Smuzhiyun return;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun hw = at91_clk_register_audio_pll_pad(regmap, name, parent_name);
65*4882a593Smuzhiyun if (IS_ERR(hw))
66*4882a593Smuzhiyun return;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun CLK_OF_DECLARE(of_sama5d2_clk_audio_pll_pad_setup,
71*4882a593Smuzhiyun "atmel,sama5d2-clk-audio-pll-pad",
72*4882a593Smuzhiyun of_sama5d2_clk_audio_pll_pad_setup);
73*4882a593Smuzhiyun
of_sama5d2_clk_audio_pll_pmc_setup(struct device_node * np)74*4882a593Smuzhiyun static void __init of_sama5d2_clk_audio_pll_pmc_setup(struct device_node *np)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct clk_hw *hw;
77*4882a593Smuzhiyun const char *name = np->name;
78*4882a593Smuzhiyun const char *parent_name;
79*4882a593Smuzhiyun struct regmap *regmap;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
82*4882a593Smuzhiyun if (IS_ERR(regmap))
83*4882a593Smuzhiyun return;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun hw = at91_clk_register_audio_pll_pmc(regmap, name, parent_name);
88*4882a593Smuzhiyun if (IS_ERR(hw))
89*4882a593Smuzhiyun return;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun CLK_OF_DECLARE(of_sama5d2_clk_audio_pll_pmc_setup,
94*4882a593Smuzhiyun "atmel,sama5d2-clk-audio-pll-pmc",
95*4882a593Smuzhiyun of_sama5d2_clk_audio_pll_pmc_setup);
96*4882a593Smuzhiyun #endif /* CONFIG_HAVE_AT91_AUDIO_PLL */
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static const struct clk_pcr_layout dt_pcr_layout = {
99*4882a593Smuzhiyun .offset = 0x10c,
100*4882a593Smuzhiyun .cmd = BIT(12),
101*4882a593Smuzhiyun .pid_mask = GENMASK(5, 0),
102*4882a593Smuzhiyun .div_mask = GENMASK(17, 16),
103*4882a593Smuzhiyun .gckcss_mask = GENMASK(10, 8),
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #ifdef CONFIG_HAVE_AT91_GENERATED_CLK
107*4882a593Smuzhiyun #define GENERATED_SOURCE_MAX 6
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define GCK_ID_I2S0 54
110*4882a593Smuzhiyun #define GCK_ID_I2S1 55
111*4882a593Smuzhiyun #define GCK_ID_CLASSD 59
112*4882a593Smuzhiyun
of_sama5d2_clk_generated_setup(struct device_node * np)113*4882a593Smuzhiyun static void __init of_sama5d2_clk_generated_setup(struct device_node *np)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun int num;
116*4882a593Smuzhiyun u32 id;
117*4882a593Smuzhiyun const char *name;
118*4882a593Smuzhiyun struct clk_hw *hw;
119*4882a593Smuzhiyun unsigned int num_parents;
120*4882a593Smuzhiyun const char *parent_names[GENERATED_SOURCE_MAX];
121*4882a593Smuzhiyun struct device_node *gcknp;
122*4882a593Smuzhiyun struct clk_range range = CLK_RANGE(0, 0);
123*4882a593Smuzhiyun struct regmap *regmap;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun num_parents = of_clk_get_parent_count(np);
126*4882a593Smuzhiyun if (num_parents == 0 || num_parents > GENERATED_SOURCE_MAX)
127*4882a593Smuzhiyun return;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun of_clk_parent_fill(np, parent_names, num_parents);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun num = of_get_child_count(np);
132*4882a593Smuzhiyun if (!num || num > PERIPHERAL_MAX)
133*4882a593Smuzhiyun return;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
136*4882a593Smuzhiyun if (IS_ERR(regmap))
137*4882a593Smuzhiyun return;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun for_each_child_of_node(np, gcknp) {
140*4882a593Smuzhiyun int chg_pid = INT_MIN;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (of_property_read_u32(gcknp, "reg", &id))
143*4882a593Smuzhiyun continue;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (id < PERIPHERAL_ID_MIN || id >= PERIPHERAL_MAX)
146*4882a593Smuzhiyun continue;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (of_property_read_string(np, "clock-output-names", &name))
149*4882a593Smuzhiyun name = gcknp->name;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun of_at91_get_clk_range(gcknp, "atmel,clk-output-range",
152*4882a593Smuzhiyun &range);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (of_device_is_compatible(np, "atmel,sama5d2-clk-generated") &&
155*4882a593Smuzhiyun (id == GCK_ID_I2S0 || id == GCK_ID_I2S1 ||
156*4882a593Smuzhiyun id == GCK_ID_CLASSD))
157*4882a593Smuzhiyun chg_pid = GCK_INDEX_DT_AUDIO_PLL;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun hw = at91_clk_register_generated(regmap, &pmc_pcr_lock,
160*4882a593Smuzhiyun &dt_pcr_layout, name,
161*4882a593Smuzhiyun parent_names, NULL,
162*4882a593Smuzhiyun num_parents, id, &range,
163*4882a593Smuzhiyun chg_pid);
164*4882a593Smuzhiyun if (IS_ERR(hw))
165*4882a593Smuzhiyun continue;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun of_clk_add_hw_provider(gcknp, of_clk_hw_simple_get, hw);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun CLK_OF_DECLARE(of_sama5d2_clk_generated_setup, "atmel,sama5d2-clk-generated",
171*4882a593Smuzhiyun of_sama5d2_clk_generated_setup);
172*4882a593Smuzhiyun #endif /* CONFIG_HAVE_AT91_GENERATED_CLK */
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #ifdef CONFIG_HAVE_AT91_H32MX
of_sama5d4_clk_h32mx_setup(struct device_node * np)175*4882a593Smuzhiyun static void __init of_sama5d4_clk_h32mx_setup(struct device_node *np)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct clk_hw *hw;
178*4882a593Smuzhiyun const char *name = np->name;
179*4882a593Smuzhiyun const char *parent_name;
180*4882a593Smuzhiyun struct regmap *regmap;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
183*4882a593Smuzhiyun if (IS_ERR(regmap))
184*4882a593Smuzhiyun return;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun hw = at91_clk_register_h32mx(regmap, name, parent_name);
189*4882a593Smuzhiyun if (IS_ERR(hw))
190*4882a593Smuzhiyun return;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun CLK_OF_DECLARE(of_sama5d4_clk_h32mx_setup, "atmel,sama5d4-clk-h32mx",
195*4882a593Smuzhiyun of_sama5d4_clk_h32mx_setup);
196*4882a593Smuzhiyun #endif /* CONFIG_HAVE_AT91_H32MX */
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun #ifdef CONFIG_HAVE_AT91_I2S_MUX_CLK
199*4882a593Smuzhiyun #define I2S_BUS_NR 2
200*4882a593Smuzhiyun
of_sama5d2_clk_i2s_mux_setup(struct device_node * np)201*4882a593Smuzhiyun static void __init of_sama5d2_clk_i2s_mux_setup(struct device_node *np)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct regmap *regmap_sfr;
204*4882a593Smuzhiyun u8 bus_id;
205*4882a593Smuzhiyun const char *parent_names[2];
206*4882a593Smuzhiyun struct device_node *i2s_mux_np;
207*4882a593Smuzhiyun struct clk_hw *hw;
208*4882a593Smuzhiyun int ret;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun regmap_sfr = syscon_regmap_lookup_by_compatible("atmel,sama5d2-sfr");
211*4882a593Smuzhiyun if (IS_ERR(regmap_sfr))
212*4882a593Smuzhiyun return;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun for_each_child_of_node(np, i2s_mux_np) {
215*4882a593Smuzhiyun if (of_property_read_u8(i2s_mux_np, "reg", &bus_id))
216*4882a593Smuzhiyun continue;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (bus_id > I2S_BUS_NR)
219*4882a593Smuzhiyun continue;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun ret = of_clk_parent_fill(i2s_mux_np, parent_names, 2);
222*4882a593Smuzhiyun if (ret != 2)
223*4882a593Smuzhiyun continue;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun hw = at91_clk_i2s_mux_register(regmap_sfr, i2s_mux_np->name,
226*4882a593Smuzhiyun parent_names, 2, bus_id);
227*4882a593Smuzhiyun if (IS_ERR(hw))
228*4882a593Smuzhiyun continue;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun of_clk_add_hw_provider(i2s_mux_np, of_clk_hw_simple_get, hw);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun CLK_OF_DECLARE(sama5d2_clk_i2s_mux, "atmel,sama5d2-clk-i2s-mux",
234*4882a593Smuzhiyun of_sama5d2_clk_i2s_mux_setup);
235*4882a593Smuzhiyun #endif /* CONFIG_HAVE_AT91_I2S_MUX_CLK */
236*4882a593Smuzhiyun
of_at91rm9200_clk_main_osc_setup(struct device_node * np)237*4882a593Smuzhiyun static void __init of_at91rm9200_clk_main_osc_setup(struct device_node *np)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct clk_hw *hw;
240*4882a593Smuzhiyun const char *name = np->name;
241*4882a593Smuzhiyun const char *parent_name;
242*4882a593Smuzhiyun struct regmap *regmap;
243*4882a593Smuzhiyun bool bypass;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
246*4882a593Smuzhiyun bypass = of_property_read_bool(np, "atmel,osc-bypass");
247*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
250*4882a593Smuzhiyun if (IS_ERR(regmap))
251*4882a593Smuzhiyun return;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun hw = at91_clk_register_main_osc(regmap, name, parent_name, bypass);
254*4882a593Smuzhiyun if (IS_ERR(hw))
255*4882a593Smuzhiyun return;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun CLK_OF_DECLARE(at91rm9200_clk_main_osc, "atmel,at91rm9200-clk-main-osc",
260*4882a593Smuzhiyun of_at91rm9200_clk_main_osc_setup);
261*4882a593Smuzhiyun
of_at91sam9x5_clk_main_rc_osc_setup(struct device_node * np)262*4882a593Smuzhiyun static void __init of_at91sam9x5_clk_main_rc_osc_setup(struct device_node *np)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct clk_hw *hw;
265*4882a593Smuzhiyun u32 frequency = 0;
266*4882a593Smuzhiyun u32 accuracy = 0;
267*4882a593Smuzhiyun const char *name = np->name;
268*4882a593Smuzhiyun struct regmap *regmap;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
271*4882a593Smuzhiyun of_property_read_u32(np, "clock-frequency", &frequency);
272*4882a593Smuzhiyun of_property_read_u32(np, "clock-accuracy", &accuracy);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
275*4882a593Smuzhiyun if (IS_ERR(regmap))
276*4882a593Smuzhiyun return;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun hw = at91_clk_register_main_rc_osc(regmap, name, frequency, accuracy);
279*4882a593Smuzhiyun if (IS_ERR(hw))
280*4882a593Smuzhiyun return;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9x5_clk_main_rc_osc, "atmel,at91sam9x5-clk-main-rc-osc",
285*4882a593Smuzhiyun of_at91sam9x5_clk_main_rc_osc_setup);
286*4882a593Smuzhiyun
of_at91rm9200_clk_main_setup(struct device_node * np)287*4882a593Smuzhiyun static void __init of_at91rm9200_clk_main_setup(struct device_node *np)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct clk_hw *hw;
290*4882a593Smuzhiyun const char *parent_name;
291*4882a593Smuzhiyun const char *name = np->name;
292*4882a593Smuzhiyun struct regmap *regmap;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
295*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
298*4882a593Smuzhiyun if (IS_ERR(regmap))
299*4882a593Smuzhiyun return;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun hw = at91_clk_register_rm9200_main(regmap, name, parent_name);
302*4882a593Smuzhiyun if (IS_ERR(hw))
303*4882a593Smuzhiyun return;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun CLK_OF_DECLARE(at91rm9200_clk_main, "atmel,at91rm9200-clk-main",
308*4882a593Smuzhiyun of_at91rm9200_clk_main_setup);
309*4882a593Smuzhiyun
of_at91sam9x5_clk_main_setup(struct device_node * np)310*4882a593Smuzhiyun static void __init of_at91sam9x5_clk_main_setup(struct device_node *np)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun struct clk_hw *hw;
313*4882a593Smuzhiyun const char *parent_names[2];
314*4882a593Smuzhiyun unsigned int num_parents;
315*4882a593Smuzhiyun const char *name = np->name;
316*4882a593Smuzhiyun struct regmap *regmap;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun num_parents = of_clk_get_parent_count(np);
319*4882a593Smuzhiyun if (num_parents == 0 || num_parents > 2)
320*4882a593Smuzhiyun return;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun of_clk_parent_fill(np, parent_names, num_parents);
323*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
324*4882a593Smuzhiyun if (IS_ERR(regmap))
325*4882a593Smuzhiyun return;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun hw = at91_clk_register_sam9x5_main(regmap, name, parent_names,
330*4882a593Smuzhiyun num_parents);
331*4882a593Smuzhiyun if (IS_ERR(hw))
332*4882a593Smuzhiyun return;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9x5_clk_main, "atmel,at91sam9x5-clk-main",
337*4882a593Smuzhiyun of_at91sam9x5_clk_main_setup);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static struct clk_master_characteristics * __init
of_at91_clk_master_get_characteristics(struct device_node * np)340*4882a593Smuzhiyun of_at91_clk_master_get_characteristics(struct device_node *np)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun struct clk_master_characteristics *characteristics;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun characteristics = kzalloc(sizeof(*characteristics), GFP_KERNEL);
345*4882a593Smuzhiyun if (!characteristics)
346*4882a593Smuzhiyun return NULL;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (of_at91_get_clk_range(np, "atmel,clk-output-range", &characteristics->output))
349*4882a593Smuzhiyun goto out_free_characteristics;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun of_property_read_u32_array(np, "atmel,clk-divisors",
352*4882a593Smuzhiyun characteristics->divisors, 4);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun characteristics->have_div3_pres =
355*4882a593Smuzhiyun of_property_read_bool(np, "atmel,master-clk-have-div3-pres");
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return characteristics;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun out_free_characteristics:
360*4882a593Smuzhiyun kfree(characteristics);
361*4882a593Smuzhiyun return NULL;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static void __init
of_at91_clk_master_setup(struct device_node * np,const struct clk_master_layout * layout)365*4882a593Smuzhiyun of_at91_clk_master_setup(struct device_node *np,
366*4882a593Smuzhiyun const struct clk_master_layout *layout)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct clk_hw *hw;
369*4882a593Smuzhiyun unsigned int num_parents;
370*4882a593Smuzhiyun const char *parent_names[MASTER_SOURCE_MAX];
371*4882a593Smuzhiyun const char *name = np->name;
372*4882a593Smuzhiyun struct clk_master_characteristics *characteristics;
373*4882a593Smuzhiyun struct regmap *regmap;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun num_parents = of_clk_get_parent_count(np);
376*4882a593Smuzhiyun if (num_parents == 0 || num_parents > MASTER_SOURCE_MAX)
377*4882a593Smuzhiyun return;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun of_clk_parent_fill(np, parent_names, num_parents);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun characteristics = of_at91_clk_master_get_characteristics(np);
384*4882a593Smuzhiyun if (!characteristics)
385*4882a593Smuzhiyun return;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
388*4882a593Smuzhiyun if (IS_ERR(regmap))
389*4882a593Smuzhiyun return;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun hw = at91_clk_register_master(regmap, name, num_parents,
392*4882a593Smuzhiyun parent_names, layout,
393*4882a593Smuzhiyun characteristics);
394*4882a593Smuzhiyun if (IS_ERR(hw))
395*4882a593Smuzhiyun goto out_free_characteristics;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
398*4882a593Smuzhiyun return;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun out_free_characteristics:
401*4882a593Smuzhiyun kfree(characteristics);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
of_at91rm9200_clk_master_setup(struct device_node * np)404*4882a593Smuzhiyun static void __init of_at91rm9200_clk_master_setup(struct device_node *np)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun of_at91_clk_master_setup(np, &at91rm9200_master_layout);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun CLK_OF_DECLARE(at91rm9200_clk_master, "atmel,at91rm9200-clk-master",
409*4882a593Smuzhiyun of_at91rm9200_clk_master_setup);
410*4882a593Smuzhiyun
of_at91sam9x5_clk_master_setup(struct device_node * np)411*4882a593Smuzhiyun static void __init of_at91sam9x5_clk_master_setup(struct device_node *np)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun of_at91_clk_master_setup(np, &at91sam9x5_master_layout);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9x5_clk_master, "atmel,at91sam9x5-clk-master",
416*4882a593Smuzhiyun of_at91sam9x5_clk_master_setup);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun static void __init
of_at91_clk_periph_setup(struct device_node * np,u8 type)419*4882a593Smuzhiyun of_at91_clk_periph_setup(struct device_node *np, u8 type)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun int num;
422*4882a593Smuzhiyun u32 id;
423*4882a593Smuzhiyun struct clk_hw *hw;
424*4882a593Smuzhiyun const char *parent_name;
425*4882a593Smuzhiyun const char *name;
426*4882a593Smuzhiyun struct device_node *periphclknp;
427*4882a593Smuzhiyun struct regmap *regmap;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
430*4882a593Smuzhiyun if (!parent_name)
431*4882a593Smuzhiyun return;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun num = of_get_child_count(np);
434*4882a593Smuzhiyun if (!num || num > PERIPHERAL_MAX)
435*4882a593Smuzhiyun return;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
438*4882a593Smuzhiyun if (IS_ERR(regmap))
439*4882a593Smuzhiyun return;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun for_each_child_of_node(np, periphclknp) {
442*4882a593Smuzhiyun if (of_property_read_u32(periphclknp, "reg", &id))
443*4882a593Smuzhiyun continue;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun if (id >= PERIPHERAL_MAX)
446*4882a593Smuzhiyun continue;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (of_property_read_string(np, "clock-output-names", &name))
449*4882a593Smuzhiyun name = periphclknp->name;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun if (type == PERIPHERAL_AT91RM9200) {
452*4882a593Smuzhiyun hw = at91_clk_register_peripheral(regmap, name,
453*4882a593Smuzhiyun parent_name, id);
454*4882a593Smuzhiyun } else {
455*4882a593Smuzhiyun struct clk_range range = CLK_RANGE(0, 0);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun of_at91_get_clk_range(periphclknp,
458*4882a593Smuzhiyun "atmel,clk-output-range",
459*4882a593Smuzhiyun &range);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun hw = at91_clk_register_sam9x5_peripheral(regmap,
462*4882a593Smuzhiyun &pmc_pcr_lock,
463*4882a593Smuzhiyun &dt_pcr_layout,
464*4882a593Smuzhiyun name,
465*4882a593Smuzhiyun parent_name,
466*4882a593Smuzhiyun id, &range,
467*4882a593Smuzhiyun INT_MIN);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun if (IS_ERR(hw))
471*4882a593Smuzhiyun continue;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun of_clk_add_hw_provider(periphclknp, of_clk_hw_simple_get, hw);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
of_at91rm9200_clk_periph_setup(struct device_node * np)477*4882a593Smuzhiyun static void __init of_at91rm9200_clk_periph_setup(struct device_node *np)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun of_at91_clk_periph_setup(np, PERIPHERAL_AT91RM9200);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun CLK_OF_DECLARE(at91rm9200_clk_periph, "atmel,at91rm9200-clk-peripheral",
482*4882a593Smuzhiyun of_at91rm9200_clk_periph_setup);
483*4882a593Smuzhiyun
of_at91sam9x5_clk_periph_setup(struct device_node * np)484*4882a593Smuzhiyun static void __init of_at91sam9x5_clk_periph_setup(struct device_node *np)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun of_at91_clk_periph_setup(np, PERIPHERAL_AT91SAM9X5);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9x5_clk_periph, "atmel,at91sam9x5-clk-peripheral",
489*4882a593Smuzhiyun of_at91sam9x5_clk_periph_setup);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static struct clk_pll_characteristics * __init
of_at91_clk_pll_get_characteristics(struct device_node * np)492*4882a593Smuzhiyun of_at91_clk_pll_get_characteristics(struct device_node *np)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun int i;
495*4882a593Smuzhiyun int offset;
496*4882a593Smuzhiyun u32 tmp;
497*4882a593Smuzhiyun int num_output;
498*4882a593Smuzhiyun u32 num_cells;
499*4882a593Smuzhiyun struct clk_range input;
500*4882a593Smuzhiyun struct clk_range *output;
501*4882a593Smuzhiyun u8 *out = NULL;
502*4882a593Smuzhiyun u16 *icpll = NULL;
503*4882a593Smuzhiyun struct clk_pll_characteristics *characteristics;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (of_at91_get_clk_range(np, "atmel,clk-input-range", &input))
506*4882a593Smuzhiyun return NULL;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (of_property_read_u32(np, "#atmel,pll-clk-output-range-cells",
509*4882a593Smuzhiyun &num_cells))
510*4882a593Smuzhiyun return NULL;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (num_cells < 2 || num_cells > 4)
513*4882a593Smuzhiyun return NULL;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if (!of_get_property(np, "atmel,pll-clk-output-ranges", &tmp))
516*4882a593Smuzhiyun return NULL;
517*4882a593Smuzhiyun num_output = tmp / (sizeof(u32) * num_cells);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun characteristics = kzalloc(sizeof(*characteristics), GFP_KERNEL);
520*4882a593Smuzhiyun if (!characteristics)
521*4882a593Smuzhiyun return NULL;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun output = kcalloc(num_output, sizeof(*output), GFP_KERNEL);
524*4882a593Smuzhiyun if (!output)
525*4882a593Smuzhiyun goto out_free_characteristics;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun if (num_cells > 2) {
528*4882a593Smuzhiyun out = kcalloc(num_output, sizeof(*out), GFP_KERNEL);
529*4882a593Smuzhiyun if (!out)
530*4882a593Smuzhiyun goto out_free_output;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun if (num_cells > 3) {
534*4882a593Smuzhiyun icpll = kcalloc(num_output, sizeof(*icpll), GFP_KERNEL);
535*4882a593Smuzhiyun if (!icpll)
536*4882a593Smuzhiyun goto out_free_output;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun for (i = 0; i < num_output; i++) {
540*4882a593Smuzhiyun offset = i * num_cells;
541*4882a593Smuzhiyun if (of_property_read_u32_index(np,
542*4882a593Smuzhiyun "atmel,pll-clk-output-ranges",
543*4882a593Smuzhiyun offset, &tmp))
544*4882a593Smuzhiyun goto out_free_output;
545*4882a593Smuzhiyun output[i].min = tmp;
546*4882a593Smuzhiyun if (of_property_read_u32_index(np,
547*4882a593Smuzhiyun "atmel,pll-clk-output-ranges",
548*4882a593Smuzhiyun offset + 1, &tmp))
549*4882a593Smuzhiyun goto out_free_output;
550*4882a593Smuzhiyun output[i].max = tmp;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if (num_cells == 2)
553*4882a593Smuzhiyun continue;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (of_property_read_u32_index(np,
556*4882a593Smuzhiyun "atmel,pll-clk-output-ranges",
557*4882a593Smuzhiyun offset + 2, &tmp))
558*4882a593Smuzhiyun goto out_free_output;
559*4882a593Smuzhiyun out[i] = tmp;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if (num_cells == 3)
562*4882a593Smuzhiyun continue;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (of_property_read_u32_index(np,
565*4882a593Smuzhiyun "atmel,pll-clk-output-ranges",
566*4882a593Smuzhiyun offset + 3, &tmp))
567*4882a593Smuzhiyun goto out_free_output;
568*4882a593Smuzhiyun icpll[i] = tmp;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun characteristics->input = input;
572*4882a593Smuzhiyun characteristics->num_output = num_output;
573*4882a593Smuzhiyun characteristics->output = output;
574*4882a593Smuzhiyun characteristics->out = out;
575*4882a593Smuzhiyun characteristics->icpll = icpll;
576*4882a593Smuzhiyun return characteristics;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun out_free_output:
579*4882a593Smuzhiyun kfree(icpll);
580*4882a593Smuzhiyun kfree(out);
581*4882a593Smuzhiyun kfree(output);
582*4882a593Smuzhiyun out_free_characteristics:
583*4882a593Smuzhiyun kfree(characteristics);
584*4882a593Smuzhiyun return NULL;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun static void __init
of_at91_clk_pll_setup(struct device_node * np,const struct clk_pll_layout * layout)588*4882a593Smuzhiyun of_at91_clk_pll_setup(struct device_node *np,
589*4882a593Smuzhiyun const struct clk_pll_layout *layout)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun u32 id;
592*4882a593Smuzhiyun struct clk_hw *hw;
593*4882a593Smuzhiyun struct regmap *regmap;
594*4882a593Smuzhiyun const char *parent_name;
595*4882a593Smuzhiyun const char *name = np->name;
596*4882a593Smuzhiyun struct clk_pll_characteristics *characteristics;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (of_property_read_u32(np, "reg", &id))
599*4882a593Smuzhiyun return;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
606*4882a593Smuzhiyun if (IS_ERR(regmap))
607*4882a593Smuzhiyun return;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun characteristics = of_at91_clk_pll_get_characteristics(np);
610*4882a593Smuzhiyun if (!characteristics)
611*4882a593Smuzhiyun return;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun hw = at91_clk_register_pll(regmap, name, parent_name, id, layout,
614*4882a593Smuzhiyun characteristics);
615*4882a593Smuzhiyun if (IS_ERR(hw))
616*4882a593Smuzhiyun goto out_free_characteristics;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
619*4882a593Smuzhiyun return;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun out_free_characteristics:
622*4882a593Smuzhiyun kfree(characteristics);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
of_at91rm9200_clk_pll_setup(struct device_node * np)625*4882a593Smuzhiyun static void __init of_at91rm9200_clk_pll_setup(struct device_node *np)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun of_at91_clk_pll_setup(np, &at91rm9200_pll_layout);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun CLK_OF_DECLARE(at91rm9200_clk_pll, "atmel,at91rm9200-clk-pll",
630*4882a593Smuzhiyun of_at91rm9200_clk_pll_setup);
631*4882a593Smuzhiyun
of_at91sam9g45_clk_pll_setup(struct device_node * np)632*4882a593Smuzhiyun static void __init of_at91sam9g45_clk_pll_setup(struct device_node *np)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun of_at91_clk_pll_setup(np, &at91sam9g45_pll_layout);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9g45_clk_pll, "atmel,at91sam9g45-clk-pll",
637*4882a593Smuzhiyun of_at91sam9g45_clk_pll_setup);
638*4882a593Smuzhiyun
of_at91sam9g20_clk_pllb_setup(struct device_node * np)639*4882a593Smuzhiyun static void __init of_at91sam9g20_clk_pllb_setup(struct device_node *np)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun of_at91_clk_pll_setup(np, &at91sam9g20_pllb_layout);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9g20_clk_pllb, "atmel,at91sam9g20-clk-pllb",
644*4882a593Smuzhiyun of_at91sam9g20_clk_pllb_setup);
645*4882a593Smuzhiyun
of_sama5d3_clk_pll_setup(struct device_node * np)646*4882a593Smuzhiyun static void __init of_sama5d3_clk_pll_setup(struct device_node *np)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun of_at91_clk_pll_setup(np, &sama5d3_pll_layout);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun CLK_OF_DECLARE(sama5d3_clk_pll, "atmel,sama5d3-clk-pll",
651*4882a593Smuzhiyun of_sama5d3_clk_pll_setup);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static void __init
of_at91sam9x5_clk_plldiv_setup(struct device_node * np)654*4882a593Smuzhiyun of_at91sam9x5_clk_plldiv_setup(struct device_node *np)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun struct clk_hw *hw;
657*4882a593Smuzhiyun const char *parent_name;
658*4882a593Smuzhiyun const char *name = np->name;
659*4882a593Smuzhiyun struct regmap *regmap;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
666*4882a593Smuzhiyun if (IS_ERR(regmap))
667*4882a593Smuzhiyun return;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun hw = at91_clk_register_plldiv(regmap, name, parent_name);
670*4882a593Smuzhiyun if (IS_ERR(hw))
671*4882a593Smuzhiyun return;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9x5_clk_plldiv, "atmel,at91sam9x5-clk-plldiv",
676*4882a593Smuzhiyun of_at91sam9x5_clk_plldiv_setup);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun static void __init
of_at91_clk_prog_setup(struct device_node * np,const struct clk_programmable_layout * layout,u32 * mux_table)679*4882a593Smuzhiyun of_at91_clk_prog_setup(struct device_node *np,
680*4882a593Smuzhiyun const struct clk_programmable_layout *layout,
681*4882a593Smuzhiyun u32 *mux_table)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun int num;
684*4882a593Smuzhiyun u32 id;
685*4882a593Smuzhiyun struct clk_hw *hw;
686*4882a593Smuzhiyun unsigned int num_parents;
687*4882a593Smuzhiyun const char *parent_names[PROG_SOURCE_MAX];
688*4882a593Smuzhiyun const char *name;
689*4882a593Smuzhiyun struct device_node *progclknp;
690*4882a593Smuzhiyun struct regmap *regmap;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun num_parents = of_clk_get_parent_count(np);
693*4882a593Smuzhiyun if (num_parents == 0 || num_parents > PROG_SOURCE_MAX)
694*4882a593Smuzhiyun return;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun of_clk_parent_fill(np, parent_names, num_parents);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun num = of_get_child_count(np);
699*4882a593Smuzhiyun if (!num || num > (PROG_ID_MAX + 1))
700*4882a593Smuzhiyun return;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
703*4882a593Smuzhiyun if (IS_ERR(regmap))
704*4882a593Smuzhiyun return;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun for_each_child_of_node(np, progclknp) {
707*4882a593Smuzhiyun if (of_property_read_u32(progclknp, "reg", &id))
708*4882a593Smuzhiyun continue;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun if (of_property_read_string(np, "clock-output-names", &name))
711*4882a593Smuzhiyun name = progclknp->name;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun hw = at91_clk_register_programmable(regmap, name,
714*4882a593Smuzhiyun parent_names, num_parents,
715*4882a593Smuzhiyun id, layout, mux_table);
716*4882a593Smuzhiyun if (IS_ERR(hw))
717*4882a593Smuzhiyun continue;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun of_clk_add_hw_provider(progclknp, of_clk_hw_simple_get, hw);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
of_at91rm9200_clk_prog_setup(struct device_node * np)723*4882a593Smuzhiyun static void __init of_at91rm9200_clk_prog_setup(struct device_node *np)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun of_at91_clk_prog_setup(np, &at91rm9200_programmable_layout, NULL);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun CLK_OF_DECLARE(at91rm9200_clk_prog, "atmel,at91rm9200-clk-programmable",
728*4882a593Smuzhiyun of_at91rm9200_clk_prog_setup);
729*4882a593Smuzhiyun
of_at91sam9g45_clk_prog_setup(struct device_node * np)730*4882a593Smuzhiyun static void __init of_at91sam9g45_clk_prog_setup(struct device_node *np)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun of_at91_clk_prog_setup(np, &at91sam9g45_programmable_layout, NULL);
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9g45_clk_prog, "atmel,at91sam9g45-clk-programmable",
735*4882a593Smuzhiyun of_at91sam9g45_clk_prog_setup);
736*4882a593Smuzhiyun
of_at91sam9x5_clk_prog_setup(struct device_node * np)737*4882a593Smuzhiyun static void __init of_at91sam9x5_clk_prog_setup(struct device_node *np)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun of_at91_clk_prog_setup(np, &at91sam9x5_programmable_layout, NULL);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9x5_clk_prog, "atmel,at91sam9x5-clk-programmable",
742*4882a593Smuzhiyun of_at91sam9x5_clk_prog_setup);
743*4882a593Smuzhiyun
of_at91sam9260_clk_slow_setup(struct device_node * np)744*4882a593Smuzhiyun static void __init of_at91sam9260_clk_slow_setup(struct device_node *np)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun struct clk_hw *hw;
747*4882a593Smuzhiyun const char *parent_names[2];
748*4882a593Smuzhiyun unsigned int num_parents;
749*4882a593Smuzhiyun const char *name = np->name;
750*4882a593Smuzhiyun struct regmap *regmap;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun num_parents = of_clk_get_parent_count(np);
753*4882a593Smuzhiyun if (num_parents != 2)
754*4882a593Smuzhiyun return;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun of_clk_parent_fill(np, parent_names, num_parents);
757*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
758*4882a593Smuzhiyun if (IS_ERR(regmap))
759*4882a593Smuzhiyun return;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun hw = at91_clk_register_sam9260_slow(regmap, name, parent_names,
764*4882a593Smuzhiyun num_parents);
765*4882a593Smuzhiyun if (IS_ERR(hw))
766*4882a593Smuzhiyun return;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9260_clk_slow, "atmel,at91sam9260-clk-slow",
771*4882a593Smuzhiyun of_at91sam9260_clk_slow_setup);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun #ifdef CONFIG_HAVE_AT91_SMD
774*4882a593Smuzhiyun #define SMD_SOURCE_MAX 2
775*4882a593Smuzhiyun
of_at91sam9x5_clk_smd_setup(struct device_node * np)776*4882a593Smuzhiyun static void __init of_at91sam9x5_clk_smd_setup(struct device_node *np)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun struct clk_hw *hw;
779*4882a593Smuzhiyun unsigned int num_parents;
780*4882a593Smuzhiyun const char *parent_names[SMD_SOURCE_MAX];
781*4882a593Smuzhiyun const char *name = np->name;
782*4882a593Smuzhiyun struct regmap *regmap;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun num_parents = of_clk_get_parent_count(np);
785*4882a593Smuzhiyun if (num_parents == 0 || num_parents > SMD_SOURCE_MAX)
786*4882a593Smuzhiyun return;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun of_clk_parent_fill(np, parent_names, num_parents);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
793*4882a593Smuzhiyun if (IS_ERR(regmap))
794*4882a593Smuzhiyun return;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun hw = at91sam9x5_clk_register_smd(regmap, name, parent_names,
797*4882a593Smuzhiyun num_parents);
798*4882a593Smuzhiyun if (IS_ERR(hw))
799*4882a593Smuzhiyun return;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9x5_clk_smd, "atmel,at91sam9x5-clk-smd",
804*4882a593Smuzhiyun of_at91sam9x5_clk_smd_setup);
805*4882a593Smuzhiyun #endif /* CONFIG_HAVE_AT91_SMD */
806*4882a593Smuzhiyun
of_at91rm9200_clk_sys_setup(struct device_node * np)807*4882a593Smuzhiyun static void __init of_at91rm9200_clk_sys_setup(struct device_node *np)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun int num;
810*4882a593Smuzhiyun u32 id;
811*4882a593Smuzhiyun struct clk_hw *hw;
812*4882a593Smuzhiyun const char *name;
813*4882a593Smuzhiyun struct device_node *sysclknp;
814*4882a593Smuzhiyun const char *parent_name;
815*4882a593Smuzhiyun struct regmap *regmap;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun num = of_get_child_count(np);
818*4882a593Smuzhiyun if (num > (SYSTEM_MAX_ID + 1))
819*4882a593Smuzhiyun return;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
822*4882a593Smuzhiyun if (IS_ERR(regmap))
823*4882a593Smuzhiyun return;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun for_each_child_of_node(np, sysclknp) {
826*4882a593Smuzhiyun if (of_property_read_u32(sysclknp, "reg", &id))
827*4882a593Smuzhiyun continue;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (of_property_read_string(np, "clock-output-names", &name))
830*4882a593Smuzhiyun name = sysclknp->name;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(sysclknp, 0);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun hw = at91_clk_register_system(regmap, name, parent_name, id);
835*4882a593Smuzhiyun if (IS_ERR(hw))
836*4882a593Smuzhiyun continue;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun of_clk_add_hw_provider(sysclknp, of_clk_hw_simple_get, hw);
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun CLK_OF_DECLARE(at91rm9200_clk_sys, "atmel,at91rm9200-clk-system",
842*4882a593Smuzhiyun of_at91rm9200_clk_sys_setup);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun #ifdef CONFIG_HAVE_AT91_USB_CLK
845*4882a593Smuzhiyun #define USB_SOURCE_MAX 2
846*4882a593Smuzhiyun
of_at91sam9x5_clk_usb_setup(struct device_node * np)847*4882a593Smuzhiyun static void __init of_at91sam9x5_clk_usb_setup(struct device_node *np)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun struct clk_hw *hw;
850*4882a593Smuzhiyun unsigned int num_parents;
851*4882a593Smuzhiyun const char *parent_names[USB_SOURCE_MAX];
852*4882a593Smuzhiyun const char *name = np->name;
853*4882a593Smuzhiyun struct regmap *regmap;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun num_parents = of_clk_get_parent_count(np);
856*4882a593Smuzhiyun if (num_parents == 0 || num_parents > USB_SOURCE_MAX)
857*4882a593Smuzhiyun return;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun of_clk_parent_fill(np, parent_names, num_parents);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
864*4882a593Smuzhiyun if (IS_ERR(regmap))
865*4882a593Smuzhiyun return;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun hw = at91sam9x5_clk_register_usb(regmap, name, parent_names,
868*4882a593Smuzhiyun num_parents);
869*4882a593Smuzhiyun if (IS_ERR(hw))
870*4882a593Smuzhiyun return;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9x5_clk_usb, "atmel,at91sam9x5-clk-usb",
875*4882a593Smuzhiyun of_at91sam9x5_clk_usb_setup);
876*4882a593Smuzhiyun
of_at91sam9n12_clk_usb_setup(struct device_node * np)877*4882a593Smuzhiyun static void __init of_at91sam9n12_clk_usb_setup(struct device_node *np)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun struct clk_hw *hw;
880*4882a593Smuzhiyun const char *parent_name;
881*4882a593Smuzhiyun const char *name = np->name;
882*4882a593Smuzhiyun struct regmap *regmap;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
885*4882a593Smuzhiyun if (!parent_name)
886*4882a593Smuzhiyun return;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
891*4882a593Smuzhiyun if (IS_ERR(regmap))
892*4882a593Smuzhiyun return;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun hw = at91sam9n12_clk_register_usb(regmap, name, parent_name);
895*4882a593Smuzhiyun if (IS_ERR(hw))
896*4882a593Smuzhiyun return;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9n12_clk_usb, "atmel,at91sam9n12-clk-usb",
901*4882a593Smuzhiyun of_at91sam9n12_clk_usb_setup);
902*4882a593Smuzhiyun
of_at91rm9200_clk_usb_setup(struct device_node * np)903*4882a593Smuzhiyun static void __init of_at91rm9200_clk_usb_setup(struct device_node *np)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun struct clk_hw *hw;
906*4882a593Smuzhiyun const char *parent_name;
907*4882a593Smuzhiyun const char *name = np->name;
908*4882a593Smuzhiyun u32 divisors[4] = {0, 0, 0, 0};
909*4882a593Smuzhiyun struct regmap *regmap;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
912*4882a593Smuzhiyun if (!parent_name)
913*4882a593Smuzhiyun return;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun of_property_read_u32_array(np, "atmel,clk-divisors", divisors, 4);
916*4882a593Smuzhiyun if (!divisors[0])
917*4882a593Smuzhiyun return;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun regmap = syscon_node_to_regmap(of_get_parent(np));
922*4882a593Smuzhiyun if (IS_ERR(regmap))
923*4882a593Smuzhiyun return;
924*4882a593Smuzhiyun hw = at91rm9200_clk_register_usb(regmap, name, parent_name, divisors);
925*4882a593Smuzhiyun if (IS_ERR(hw))
926*4882a593Smuzhiyun return;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun CLK_OF_DECLARE(at91rm9200_clk_usb, "atmel,at91rm9200-clk-usb",
931*4882a593Smuzhiyun of_at91rm9200_clk_usb_setup);
932*4882a593Smuzhiyun #endif /* CONFIG_HAVE_AT91_USB_CLK */
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun #ifdef CONFIG_HAVE_AT91_UTMI
of_at91sam9x5_clk_utmi_setup(struct device_node * np)935*4882a593Smuzhiyun static void __init of_at91sam9x5_clk_utmi_setup(struct device_node *np)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun struct clk_hw *hw;
938*4882a593Smuzhiyun const char *parent_name;
939*4882a593Smuzhiyun const char *name = np->name;
940*4882a593Smuzhiyun struct regmap *regmap_pmc, *regmap_sfr;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(np, 0);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun of_property_read_string(np, "clock-output-names", &name);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun regmap_pmc = syscon_node_to_regmap(of_get_parent(np));
947*4882a593Smuzhiyun if (IS_ERR(regmap_pmc))
948*4882a593Smuzhiyun return;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /*
951*4882a593Smuzhiyun * If the device supports different mainck rates, this value has to be
952*4882a593Smuzhiyun * set in the UTMI Clock Trimming register.
953*4882a593Smuzhiyun * - 9x5: mainck supports several rates but it is indicated that a
954*4882a593Smuzhiyun * 12 MHz is needed in case of USB.
955*4882a593Smuzhiyun * - sama5d3 and sama5d2: mainck supports several rates. Configuring
956*4882a593Smuzhiyun * the FREQ field of the UTMI Clock Trimming register is mandatory.
957*4882a593Smuzhiyun * - sama5d4: mainck is at 12 MHz.
958*4882a593Smuzhiyun *
959*4882a593Smuzhiyun * We only need to retrieve sama5d3 or sama5d2 sfr regmap.
960*4882a593Smuzhiyun */
961*4882a593Smuzhiyun regmap_sfr = syscon_regmap_lookup_by_compatible("atmel,sama5d3-sfr");
962*4882a593Smuzhiyun if (IS_ERR(regmap_sfr)) {
963*4882a593Smuzhiyun regmap_sfr = syscon_regmap_lookup_by_compatible("atmel,sama5d2-sfr");
964*4882a593Smuzhiyun if (IS_ERR(regmap_sfr))
965*4882a593Smuzhiyun regmap_sfr = NULL;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun hw = at91_clk_register_utmi(regmap_pmc, regmap_sfr, name, parent_name);
969*4882a593Smuzhiyun if (IS_ERR(hw))
970*4882a593Smuzhiyun return;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun CLK_OF_DECLARE(at91sam9x5_clk_utmi, "atmel,at91sam9x5-clk-utmi",
975*4882a593Smuzhiyun of_at91sam9x5_clk_utmi_setup);
976*4882a593Smuzhiyun #endif /* CONFIG_HAVE_AT91_UTMI */
977