xref: /OK3568_Linux_fs/kernel/drivers/clk/at91/clk-main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2013 Boris BREZILLON <b.brezillon@overkiz.com>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/clkdev.h>
8*4882a593Smuzhiyun #include <linux/clk/at91_pmc.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "pmc.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define SLOW_CLOCK_FREQ		32768
16*4882a593Smuzhiyun #define MAINF_DIV		16
17*4882a593Smuzhiyun #define MAINFRDY_TIMEOUT	(((MAINF_DIV + 1) * USEC_PER_SEC) / \
18*4882a593Smuzhiyun 				 SLOW_CLOCK_FREQ)
19*4882a593Smuzhiyun #define MAINF_LOOP_MIN_WAIT	(USEC_PER_SEC / SLOW_CLOCK_FREQ)
20*4882a593Smuzhiyun #define MAINF_LOOP_MAX_WAIT	MAINFRDY_TIMEOUT
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define MOR_KEY_MASK		(0xff << 16)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define clk_main_parent_select(s)	(((s) & \
25*4882a593Smuzhiyun 					(AT91_PMC_MOSCEN | \
26*4882a593Smuzhiyun 					AT91_PMC_OSCBYPASS)) ? 1 : 0)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun struct clk_main_osc {
29*4882a593Smuzhiyun 	struct clk_hw hw;
30*4882a593Smuzhiyun 	struct regmap *regmap;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define to_clk_main_osc(hw) container_of(hw, struct clk_main_osc, hw)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct clk_main_rc_osc {
36*4882a593Smuzhiyun 	struct clk_hw hw;
37*4882a593Smuzhiyun 	struct regmap *regmap;
38*4882a593Smuzhiyun 	unsigned long frequency;
39*4882a593Smuzhiyun 	unsigned long accuracy;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define to_clk_main_rc_osc(hw) container_of(hw, struct clk_main_rc_osc, hw)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct clk_rm9200_main {
45*4882a593Smuzhiyun 	struct clk_hw hw;
46*4882a593Smuzhiyun 	struct regmap *regmap;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define to_clk_rm9200_main(hw) container_of(hw, struct clk_rm9200_main, hw)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct clk_sam9x5_main {
52*4882a593Smuzhiyun 	struct clk_hw hw;
53*4882a593Smuzhiyun 	struct regmap *regmap;
54*4882a593Smuzhiyun 	u8 parent;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define to_clk_sam9x5_main(hw) container_of(hw, struct clk_sam9x5_main, hw)
58*4882a593Smuzhiyun 
clk_main_osc_ready(struct regmap * regmap)59*4882a593Smuzhiyun static inline bool clk_main_osc_ready(struct regmap *regmap)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	unsigned int status;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	regmap_read(regmap, AT91_PMC_SR, &status);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	return status & AT91_PMC_MOSCS;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
clk_main_osc_prepare(struct clk_hw * hw)68*4882a593Smuzhiyun static int clk_main_osc_prepare(struct clk_hw *hw)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct clk_main_osc *osc = to_clk_main_osc(hw);
71*4882a593Smuzhiyun 	struct regmap *regmap = osc->regmap;
72*4882a593Smuzhiyun 	u32 tmp;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	regmap_read(regmap, AT91_CKGR_MOR, &tmp);
75*4882a593Smuzhiyun 	tmp &= ~MOR_KEY_MASK;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	if (tmp & AT91_PMC_OSCBYPASS)
78*4882a593Smuzhiyun 		return 0;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	if (!(tmp & AT91_PMC_MOSCEN)) {
81*4882a593Smuzhiyun 		tmp |= AT91_PMC_MOSCEN | AT91_PMC_KEY;
82*4882a593Smuzhiyun 		regmap_write(regmap, AT91_CKGR_MOR, tmp);
83*4882a593Smuzhiyun 	}
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	while (!clk_main_osc_ready(regmap))
86*4882a593Smuzhiyun 		cpu_relax();
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
clk_main_osc_unprepare(struct clk_hw * hw)91*4882a593Smuzhiyun static void clk_main_osc_unprepare(struct clk_hw *hw)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct clk_main_osc *osc = to_clk_main_osc(hw);
94*4882a593Smuzhiyun 	struct regmap *regmap = osc->regmap;
95*4882a593Smuzhiyun 	u32 tmp;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	regmap_read(regmap, AT91_CKGR_MOR, &tmp);
98*4882a593Smuzhiyun 	if (tmp & AT91_PMC_OSCBYPASS)
99*4882a593Smuzhiyun 		return;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (!(tmp & AT91_PMC_MOSCEN))
102*4882a593Smuzhiyun 		return;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	tmp &= ~(AT91_PMC_KEY | AT91_PMC_MOSCEN);
105*4882a593Smuzhiyun 	regmap_write(regmap, AT91_CKGR_MOR, tmp | AT91_PMC_KEY);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
clk_main_osc_is_prepared(struct clk_hw * hw)108*4882a593Smuzhiyun static int clk_main_osc_is_prepared(struct clk_hw *hw)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct clk_main_osc *osc = to_clk_main_osc(hw);
111*4882a593Smuzhiyun 	struct regmap *regmap = osc->regmap;
112*4882a593Smuzhiyun 	u32 tmp, status;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	regmap_read(regmap, AT91_CKGR_MOR, &tmp);
115*4882a593Smuzhiyun 	if (tmp & AT91_PMC_OSCBYPASS)
116*4882a593Smuzhiyun 		return 1;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	regmap_read(regmap, AT91_PMC_SR, &status);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return (status & AT91_PMC_MOSCS) && clk_main_parent_select(tmp);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static const struct clk_ops main_osc_ops = {
124*4882a593Smuzhiyun 	.prepare = clk_main_osc_prepare,
125*4882a593Smuzhiyun 	.unprepare = clk_main_osc_unprepare,
126*4882a593Smuzhiyun 	.is_prepared = clk_main_osc_is_prepared,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun struct clk_hw * __init
at91_clk_register_main_osc(struct regmap * regmap,const char * name,const char * parent_name,bool bypass)130*4882a593Smuzhiyun at91_clk_register_main_osc(struct regmap *regmap,
131*4882a593Smuzhiyun 			   const char *name,
132*4882a593Smuzhiyun 			   const char *parent_name,
133*4882a593Smuzhiyun 			   bool bypass)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct clk_main_osc *osc;
136*4882a593Smuzhiyun 	struct clk_init_data init;
137*4882a593Smuzhiyun 	struct clk_hw *hw;
138*4882a593Smuzhiyun 	int ret;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	if (!name || !parent_name)
141*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	osc = kzalloc(sizeof(*osc), GFP_KERNEL);
144*4882a593Smuzhiyun 	if (!osc)
145*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	init.name = name;
148*4882a593Smuzhiyun 	init.ops = &main_osc_ops;
149*4882a593Smuzhiyun 	init.parent_names = &parent_name;
150*4882a593Smuzhiyun 	init.num_parents = 1;
151*4882a593Smuzhiyun 	init.flags = CLK_IGNORE_UNUSED;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	osc->hw.init = &init;
154*4882a593Smuzhiyun 	osc->regmap = regmap;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	if (bypass)
157*4882a593Smuzhiyun 		regmap_update_bits(regmap,
158*4882a593Smuzhiyun 				   AT91_CKGR_MOR, MOR_KEY_MASK |
159*4882a593Smuzhiyun 				   AT91_PMC_OSCBYPASS,
160*4882a593Smuzhiyun 				   AT91_PMC_OSCBYPASS | AT91_PMC_KEY);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	hw = &osc->hw;
163*4882a593Smuzhiyun 	ret = clk_hw_register(NULL, &osc->hw);
164*4882a593Smuzhiyun 	if (ret) {
165*4882a593Smuzhiyun 		kfree(osc);
166*4882a593Smuzhiyun 		hw = ERR_PTR(ret);
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return hw;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
clk_main_rc_osc_ready(struct regmap * regmap)172*4882a593Smuzhiyun static bool clk_main_rc_osc_ready(struct regmap *regmap)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	unsigned int status;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	regmap_read(regmap, AT91_PMC_SR, &status);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return !!(status & AT91_PMC_MOSCRCS);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
clk_main_rc_osc_prepare(struct clk_hw * hw)181*4882a593Smuzhiyun static int clk_main_rc_osc_prepare(struct clk_hw *hw)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
184*4882a593Smuzhiyun 	struct regmap *regmap = osc->regmap;
185*4882a593Smuzhiyun 	unsigned int mor;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	regmap_read(regmap, AT91_CKGR_MOR, &mor);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (!(mor & AT91_PMC_MOSCRCEN))
190*4882a593Smuzhiyun 		regmap_update_bits(regmap, AT91_CKGR_MOR,
191*4882a593Smuzhiyun 				   MOR_KEY_MASK | AT91_PMC_MOSCRCEN,
192*4882a593Smuzhiyun 				   AT91_PMC_MOSCRCEN | AT91_PMC_KEY);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	while (!clk_main_rc_osc_ready(regmap))
195*4882a593Smuzhiyun 		cpu_relax();
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
clk_main_rc_osc_unprepare(struct clk_hw * hw)200*4882a593Smuzhiyun static void clk_main_rc_osc_unprepare(struct clk_hw *hw)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
203*4882a593Smuzhiyun 	struct regmap *regmap = osc->regmap;
204*4882a593Smuzhiyun 	unsigned int mor;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	regmap_read(regmap, AT91_CKGR_MOR, &mor);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (!(mor & AT91_PMC_MOSCRCEN))
209*4882a593Smuzhiyun 		return;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	regmap_update_bits(regmap, AT91_CKGR_MOR,
212*4882a593Smuzhiyun 			   MOR_KEY_MASK | AT91_PMC_MOSCRCEN, AT91_PMC_KEY);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
clk_main_rc_osc_is_prepared(struct clk_hw * hw)215*4882a593Smuzhiyun static int clk_main_rc_osc_is_prepared(struct clk_hw *hw)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
218*4882a593Smuzhiyun 	struct regmap *regmap = osc->regmap;
219*4882a593Smuzhiyun 	unsigned int mor, status;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	regmap_read(regmap, AT91_CKGR_MOR, &mor);
222*4882a593Smuzhiyun 	regmap_read(regmap, AT91_PMC_SR, &status);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return (mor & AT91_PMC_MOSCRCEN) && (status & AT91_PMC_MOSCRCS);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
clk_main_rc_osc_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)227*4882a593Smuzhiyun static unsigned long clk_main_rc_osc_recalc_rate(struct clk_hw *hw,
228*4882a593Smuzhiyun 						 unsigned long parent_rate)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return osc->frequency;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
clk_main_rc_osc_recalc_accuracy(struct clk_hw * hw,unsigned long parent_acc)235*4882a593Smuzhiyun static unsigned long clk_main_rc_osc_recalc_accuracy(struct clk_hw *hw,
236*4882a593Smuzhiyun 						     unsigned long parent_acc)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct clk_main_rc_osc *osc = to_clk_main_rc_osc(hw);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return osc->accuracy;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun static const struct clk_ops main_rc_osc_ops = {
244*4882a593Smuzhiyun 	.prepare = clk_main_rc_osc_prepare,
245*4882a593Smuzhiyun 	.unprepare = clk_main_rc_osc_unprepare,
246*4882a593Smuzhiyun 	.is_prepared = clk_main_rc_osc_is_prepared,
247*4882a593Smuzhiyun 	.recalc_rate = clk_main_rc_osc_recalc_rate,
248*4882a593Smuzhiyun 	.recalc_accuracy = clk_main_rc_osc_recalc_accuracy,
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun struct clk_hw * __init
at91_clk_register_main_rc_osc(struct regmap * regmap,const char * name,u32 frequency,u32 accuracy)252*4882a593Smuzhiyun at91_clk_register_main_rc_osc(struct regmap *regmap,
253*4882a593Smuzhiyun 			      const char *name,
254*4882a593Smuzhiyun 			      u32 frequency, u32 accuracy)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct clk_main_rc_osc *osc;
257*4882a593Smuzhiyun 	struct clk_init_data init;
258*4882a593Smuzhiyun 	struct clk_hw *hw;
259*4882a593Smuzhiyun 	int ret;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (!name || !frequency)
262*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	osc = kzalloc(sizeof(*osc), GFP_KERNEL);
265*4882a593Smuzhiyun 	if (!osc)
266*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	init.name = name;
269*4882a593Smuzhiyun 	init.ops = &main_rc_osc_ops;
270*4882a593Smuzhiyun 	init.parent_names = NULL;
271*4882a593Smuzhiyun 	init.num_parents = 0;
272*4882a593Smuzhiyun 	init.flags = CLK_IGNORE_UNUSED;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	osc->hw.init = &init;
275*4882a593Smuzhiyun 	osc->regmap = regmap;
276*4882a593Smuzhiyun 	osc->frequency = frequency;
277*4882a593Smuzhiyun 	osc->accuracy = accuracy;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	hw = &osc->hw;
280*4882a593Smuzhiyun 	ret = clk_hw_register(NULL, hw);
281*4882a593Smuzhiyun 	if (ret) {
282*4882a593Smuzhiyun 		kfree(osc);
283*4882a593Smuzhiyun 		hw = ERR_PTR(ret);
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	return hw;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
clk_main_probe_frequency(struct regmap * regmap)289*4882a593Smuzhiyun static int clk_main_probe_frequency(struct regmap *regmap)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	unsigned long prep_time, timeout;
292*4882a593Smuzhiyun 	unsigned int mcfr;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	timeout = jiffies + usecs_to_jiffies(MAINFRDY_TIMEOUT);
295*4882a593Smuzhiyun 	do {
296*4882a593Smuzhiyun 		prep_time = jiffies;
297*4882a593Smuzhiyun 		regmap_read(regmap, AT91_CKGR_MCFR, &mcfr);
298*4882a593Smuzhiyun 		if (mcfr & AT91_PMC_MAINRDY)
299*4882a593Smuzhiyun 			return 0;
300*4882a593Smuzhiyun 		if (system_state < SYSTEM_RUNNING)
301*4882a593Smuzhiyun 			udelay(MAINF_LOOP_MIN_WAIT);
302*4882a593Smuzhiyun 		else
303*4882a593Smuzhiyun 			usleep_range(MAINF_LOOP_MIN_WAIT, MAINF_LOOP_MAX_WAIT);
304*4882a593Smuzhiyun 	} while (time_before(prep_time, timeout));
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	return -ETIMEDOUT;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
clk_main_recalc_rate(struct regmap * regmap,unsigned long parent_rate)309*4882a593Smuzhiyun static unsigned long clk_main_recalc_rate(struct regmap *regmap,
310*4882a593Smuzhiyun 					  unsigned long parent_rate)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	unsigned int mcfr;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (parent_rate)
315*4882a593Smuzhiyun 		return parent_rate;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	pr_warn("Main crystal frequency not set, using approximate value\n");
318*4882a593Smuzhiyun 	regmap_read(regmap, AT91_CKGR_MCFR, &mcfr);
319*4882a593Smuzhiyun 	if (!(mcfr & AT91_PMC_MAINRDY))
320*4882a593Smuzhiyun 		return 0;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return ((mcfr & AT91_PMC_MAINF) * SLOW_CLOCK_FREQ) / MAINF_DIV;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
clk_rm9200_main_prepare(struct clk_hw * hw)325*4882a593Smuzhiyun static int clk_rm9200_main_prepare(struct clk_hw *hw)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return clk_main_probe_frequency(clkmain->regmap);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
clk_rm9200_main_is_prepared(struct clk_hw * hw)332*4882a593Smuzhiyun static int clk_rm9200_main_is_prepared(struct clk_hw *hw)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
335*4882a593Smuzhiyun 	unsigned int status;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	regmap_read(clkmain->regmap, AT91_CKGR_MCFR, &status);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return !!(status & AT91_PMC_MAINRDY);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
clk_rm9200_main_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)342*4882a593Smuzhiyun static unsigned long clk_rm9200_main_recalc_rate(struct clk_hw *hw,
343*4882a593Smuzhiyun 						 unsigned long parent_rate)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	struct clk_rm9200_main *clkmain = to_clk_rm9200_main(hw);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	return clk_main_recalc_rate(clkmain->regmap, parent_rate);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static const struct clk_ops rm9200_main_ops = {
351*4882a593Smuzhiyun 	.prepare = clk_rm9200_main_prepare,
352*4882a593Smuzhiyun 	.is_prepared = clk_rm9200_main_is_prepared,
353*4882a593Smuzhiyun 	.recalc_rate = clk_rm9200_main_recalc_rate,
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun struct clk_hw * __init
at91_clk_register_rm9200_main(struct regmap * regmap,const char * name,const char * parent_name)357*4882a593Smuzhiyun at91_clk_register_rm9200_main(struct regmap *regmap,
358*4882a593Smuzhiyun 			      const char *name,
359*4882a593Smuzhiyun 			      const char *parent_name)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	struct clk_rm9200_main *clkmain;
362*4882a593Smuzhiyun 	struct clk_init_data init;
363*4882a593Smuzhiyun 	struct clk_hw *hw;
364*4882a593Smuzhiyun 	int ret;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (!name)
367*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if (!parent_name)
370*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	clkmain = kzalloc(sizeof(*clkmain), GFP_KERNEL);
373*4882a593Smuzhiyun 	if (!clkmain)
374*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	init.name = name;
377*4882a593Smuzhiyun 	init.ops = &rm9200_main_ops;
378*4882a593Smuzhiyun 	init.parent_names = &parent_name;
379*4882a593Smuzhiyun 	init.num_parents = 1;
380*4882a593Smuzhiyun 	init.flags = 0;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	clkmain->hw.init = &init;
383*4882a593Smuzhiyun 	clkmain->regmap = regmap;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	hw = &clkmain->hw;
386*4882a593Smuzhiyun 	ret = clk_hw_register(NULL, &clkmain->hw);
387*4882a593Smuzhiyun 	if (ret) {
388*4882a593Smuzhiyun 		kfree(clkmain);
389*4882a593Smuzhiyun 		hw = ERR_PTR(ret);
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	return hw;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
clk_sam9x5_main_ready(struct regmap * regmap)395*4882a593Smuzhiyun static inline bool clk_sam9x5_main_ready(struct regmap *regmap)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	unsigned int status;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	regmap_read(regmap, AT91_PMC_SR, &status);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	return !!(status & AT91_PMC_MOSCSELS);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
clk_sam9x5_main_prepare(struct clk_hw * hw)404*4882a593Smuzhiyun static int clk_sam9x5_main_prepare(struct clk_hw *hw)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
407*4882a593Smuzhiyun 	struct regmap *regmap = clkmain->regmap;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	while (!clk_sam9x5_main_ready(regmap))
410*4882a593Smuzhiyun 		cpu_relax();
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	return clk_main_probe_frequency(regmap);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
clk_sam9x5_main_is_prepared(struct clk_hw * hw)415*4882a593Smuzhiyun static int clk_sam9x5_main_is_prepared(struct clk_hw *hw)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return clk_sam9x5_main_ready(clkmain->regmap);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
clk_sam9x5_main_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)422*4882a593Smuzhiyun static unsigned long clk_sam9x5_main_recalc_rate(struct clk_hw *hw,
423*4882a593Smuzhiyun 						 unsigned long parent_rate)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	return clk_main_recalc_rate(clkmain->regmap, parent_rate);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
clk_sam9x5_main_set_parent(struct clk_hw * hw,u8 index)430*4882a593Smuzhiyun static int clk_sam9x5_main_set_parent(struct clk_hw *hw, u8 index)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
433*4882a593Smuzhiyun 	struct regmap *regmap = clkmain->regmap;
434*4882a593Smuzhiyun 	unsigned int tmp;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	if (index > 1)
437*4882a593Smuzhiyun 		return -EINVAL;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	regmap_read(regmap, AT91_CKGR_MOR, &tmp);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (index && !(tmp & AT91_PMC_MOSCSEL))
442*4882a593Smuzhiyun 		tmp = AT91_PMC_MOSCSEL;
443*4882a593Smuzhiyun 	else if (!index && (tmp & AT91_PMC_MOSCSEL))
444*4882a593Smuzhiyun 		tmp = 0;
445*4882a593Smuzhiyun 	else
446*4882a593Smuzhiyun 		return 0;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	regmap_update_bits(regmap, AT91_CKGR_MOR,
449*4882a593Smuzhiyun 			   AT91_PMC_MOSCSEL | MOR_KEY_MASK,
450*4882a593Smuzhiyun 			   tmp | AT91_PMC_KEY);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	while (!clk_sam9x5_main_ready(regmap))
453*4882a593Smuzhiyun 		cpu_relax();
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
clk_sam9x5_main_get_parent(struct clk_hw * hw)458*4882a593Smuzhiyun static u8 clk_sam9x5_main_get_parent(struct clk_hw *hw)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct clk_sam9x5_main *clkmain = to_clk_sam9x5_main(hw);
461*4882a593Smuzhiyun 	unsigned int status;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	regmap_read(clkmain->regmap, AT91_CKGR_MOR, &status);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	return clk_main_parent_select(status);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun static const struct clk_ops sam9x5_main_ops = {
469*4882a593Smuzhiyun 	.prepare = clk_sam9x5_main_prepare,
470*4882a593Smuzhiyun 	.is_prepared = clk_sam9x5_main_is_prepared,
471*4882a593Smuzhiyun 	.recalc_rate = clk_sam9x5_main_recalc_rate,
472*4882a593Smuzhiyun 	.set_parent = clk_sam9x5_main_set_parent,
473*4882a593Smuzhiyun 	.get_parent = clk_sam9x5_main_get_parent,
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun struct clk_hw * __init
at91_clk_register_sam9x5_main(struct regmap * regmap,const char * name,const char ** parent_names,int num_parents)477*4882a593Smuzhiyun at91_clk_register_sam9x5_main(struct regmap *regmap,
478*4882a593Smuzhiyun 			      const char *name,
479*4882a593Smuzhiyun 			      const char **parent_names,
480*4882a593Smuzhiyun 			      int num_parents)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	struct clk_sam9x5_main *clkmain;
483*4882a593Smuzhiyun 	struct clk_init_data init;
484*4882a593Smuzhiyun 	unsigned int status;
485*4882a593Smuzhiyun 	struct clk_hw *hw;
486*4882a593Smuzhiyun 	int ret;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	if (!name)
489*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (!parent_names || !num_parents)
492*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	clkmain = kzalloc(sizeof(*clkmain), GFP_KERNEL);
495*4882a593Smuzhiyun 	if (!clkmain)
496*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	init.name = name;
499*4882a593Smuzhiyun 	init.ops = &sam9x5_main_ops;
500*4882a593Smuzhiyun 	init.parent_names = parent_names;
501*4882a593Smuzhiyun 	init.num_parents = num_parents;
502*4882a593Smuzhiyun 	init.flags = CLK_SET_PARENT_GATE;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	clkmain->hw.init = &init;
505*4882a593Smuzhiyun 	clkmain->regmap = regmap;
506*4882a593Smuzhiyun 	regmap_read(clkmain->regmap, AT91_CKGR_MOR, &status);
507*4882a593Smuzhiyun 	clkmain->parent = clk_main_parent_select(status);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	hw = &clkmain->hw;
510*4882a593Smuzhiyun 	ret = clk_hw_register(NULL, &clkmain->hw);
511*4882a593Smuzhiyun 	if (ret) {
512*4882a593Smuzhiyun 		kfree(clkmain);
513*4882a593Smuzhiyun 		hw = ERR_PTR(ret);
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	return hw;
517*4882a593Smuzhiyun }
518