xref: /OK3568_Linux_fs/kernel/drivers/clk/at91/at91sam9x5.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/clk-provider.h>
3*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
4*4882a593Smuzhiyun #include <linux/slab.h>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <dt-bindings/clock/at91.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "pmc.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun static const struct clk_master_characteristics mck_characteristics = {
11*4882a593Smuzhiyun 	.output = { .min = 0, .max = 133333333 },
12*4882a593Smuzhiyun 	.divisors = { 1, 2, 4, 3 },
13*4882a593Smuzhiyun 	.have_div3_pres = 1,
14*4882a593Smuzhiyun };
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun static u8 plla_out[] = { 0, 1, 2, 3, 0, 1, 2, 3 };
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun static u16 plla_icpll[] = { 0, 0, 0, 0, 1, 1, 1, 1 };
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static const struct clk_range plla_outputs[] = {
21*4882a593Smuzhiyun 	{ .min = 745000000, .max = 800000000 },
22*4882a593Smuzhiyun 	{ .min = 695000000, .max = 750000000 },
23*4882a593Smuzhiyun 	{ .min = 645000000, .max = 700000000 },
24*4882a593Smuzhiyun 	{ .min = 595000000, .max = 650000000 },
25*4882a593Smuzhiyun 	{ .min = 545000000, .max = 600000000 },
26*4882a593Smuzhiyun 	{ .min = 495000000, .max = 555000000 },
27*4882a593Smuzhiyun 	{ .min = 445000000, .max = 500000000 },
28*4882a593Smuzhiyun 	{ .min = 400000000, .max = 450000000 },
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static const struct clk_pll_characteristics plla_characteristics = {
32*4882a593Smuzhiyun 	.input = { .min = 2000000, .max = 32000000 },
33*4882a593Smuzhiyun 	.num_output = ARRAY_SIZE(plla_outputs),
34*4882a593Smuzhiyun 	.output = plla_outputs,
35*4882a593Smuzhiyun 	.icpll = plla_icpll,
36*4882a593Smuzhiyun 	.out = plla_out,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static const struct {
40*4882a593Smuzhiyun 	char *n;
41*4882a593Smuzhiyun 	char *p;
42*4882a593Smuzhiyun 	u8 id;
43*4882a593Smuzhiyun } at91sam9x5_systemck[] = {
44*4882a593Smuzhiyun 	{ .n = "ddrck", .p = "masterck", .id = 2 },
45*4882a593Smuzhiyun 	{ .n = "smdck", .p = "smdclk",   .id = 4 },
46*4882a593Smuzhiyun 	{ .n = "uhpck", .p = "usbck",    .id = 6 },
47*4882a593Smuzhiyun 	{ .n = "udpck", .p = "usbck",    .id = 7 },
48*4882a593Smuzhiyun 	{ .n = "pck0",  .p = "prog0",    .id = 8 },
49*4882a593Smuzhiyun 	{ .n = "pck1",  .p = "prog1",    .id = 9 },
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static const struct clk_pcr_layout at91sam9x5_pcr_layout = {
53*4882a593Smuzhiyun 	.offset = 0x10c,
54*4882a593Smuzhiyun 	.cmd = BIT(12),
55*4882a593Smuzhiyun 	.pid_mask = GENMASK(5, 0),
56*4882a593Smuzhiyun 	.div_mask = GENMASK(17, 16),
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun struct pck {
60*4882a593Smuzhiyun 	char *n;
61*4882a593Smuzhiyun 	u8 id;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static const struct pck at91sam9x5_periphck[] = {
65*4882a593Smuzhiyun 	{ .n = "pioAB_clk",  .id = 2, },
66*4882a593Smuzhiyun 	{ .n = "pioCD_clk",  .id = 3, },
67*4882a593Smuzhiyun 	{ .n = "smd_clk",    .id = 4, },
68*4882a593Smuzhiyun 	{ .n = "usart0_clk", .id = 5, },
69*4882a593Smuzhiyun 	{ .n = "usart1_clk", .id = 6, },
70*4882a593Smuzhiyun 	{ .n = "usart2_clk", .id = 7, },
71*4882a593Smuzhiyun 	{ .n = "twi0_clk",   .id = 9, },
72*4882a593Smuzhiyun 	{ .n = "twi1_clk",   .id = 10, },
73*4882a593Smuzhiyun 	{ .n = "twi2_clk",   .id = 11, },
74*4882a593Smuzhiyun 	{ .n = "mci0_clk",   .id = 12, },
75*4882a593Smuzhiyun 	{ .n = "spi0_clk",   .id = 13, },
76*4882a593Smuzhiyun 	{ .n = "spi1_clk",   .id = 14, },
77*4882a593Smuzhiyun 	{ .n = "uart0_clk",  .id = 15, },
78*4882a593Smuzhiyun 	{ .n = "uart1_clk",  .id = 16, },
79*4882a593Smuzhiyun 	{ .n = "tcb0_clk",   .id = 17, },
80*4882a593Smuzhiyun 	{ .n = "pwm_clk",    .id = 18, },
81*4882a593Smuzhiyun 	{ .n = "adc_clk",    .id = 19, },
82*4882a593Smuzhiyun 	{ .n = "dma0_clk",   .id = 20, },
83*4882a593Smuzhiyun 	{ .n = "dma1_clk",   .id = 21, },
84*4882a593Smuzhiyun 	{ .n = "uhphs_clk",  .id = 22, },
85*4882a593Smuzhiyun 	{ .n = "udphs_clk",  .id = 23, },
86*4882a593Smuzhiyun 	{ .n = "mci1_clk",   .id = 26, },
87*4882a593Smuzhiyun 	{ .n = "ssc0_clk",   .id = 28, },
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static const struct pck at91sam9g15_periphck[] = {
91*4882a593Smuzhiyun 	{ .n = "lcdc_clk", .id = 25, },
92*4882a593Smuzhiyun 	{ /* sentinel */}
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun static const struct pck at91sam9g25_periphck[] = {
96*4882a593Smuzhiyun 	{ .n = "usart3_clk", .id = 8, },
97*4882a593Smuzhiyun 	{ .n = "macb0_clk", .id = 24, },
98*4882a593Smuzhiyun 	{ .n = "isi_clk", .id = 25, },
99*4882a593Smuzhiyun 	{ /* sentinel */}
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const struct pck at91sam9g35_periphck[] = {
103*4882a593Smuzhiyun 	{ .n = "macb0_clk", .id = 24, },
104*4882a593Smuzhiyun 	{ .n = "lcdc_clk", .id = 25, },
105*4882a593Smuzhiyun 	{ /* sentinel */}
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static const struct pck at91sam9x25_periphck[] = {
109*4882a593Smuzhiyun 	{ .n = "usart3_clk", .id = 8, },
110*4882a593Smuzhiyun 	{ .n = "macb0_clk", .id = 24, },
111*4882a593Smuzhiyun 	{ .n = "macb1_clk", .id = 27, },
112*4882a593Smuzhiyun 	{ .n = "can0_clk", .id = 29, },
113*4882a593Smuzhiyun 	{ .n = "can1_clk", .id = 30, },
114*4882a593Smuzhiyun 	{ /* sentinel */}
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static const struct pck at91sam9x35_periphck[] = {
118*4882a593Smuzhiyun 	{ .n = "macb0_clk", .id = 24, },
119*4882a593Smuzhiyun 	{ .n = "lcdc_clk", .id = 25, },
120*4882a593Smuzhiyun 	{ .n = "can0_clk", .id = 29, },
121*4882a593Smuzhiyun 	{ .n = "can1_clk", .id = 30, },
122*4882a593Smuzhiyun 	{ /* sentinel */}
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
at91sam9x5_pmc_setup(struct device_node * np,const struct pck * extra_pcks,bool has_lcdck)125*4882a593Smuzhiyun static void __init at91sam9x5_pmc_setup(struct device_node *np,
126*4882a593Smuzhiyun 					const struct pck *extra_pcks,
127*4882a593Smuzhiyun 					bool has_lcdck)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct clk_range range = CLK_RANGE(0, 0);
130*4882a593Smuzhiyun 	const char *slck_name, *mainxtal_name;
131*4882a593Smuzhiyun 	struct pmc_data *at91sam9x5_pmc;
132*4882a593Smuzhiyun 	const char *parent_names[6];
133*4882a593Smuzhiyun 	struct regmap *regmap;
134*4882a593Smuzhiyun 	struct clk_hw *hw;
135*4882a593Smuzhiyun 	int i;
136*4882a593Smuzhiyun 	bool bypass;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	i = of_property_match_string(np, "clock-names", "slow_clk");
139*4882a593Smuzhiyun 	if (i < 0)
140*4882a593Smuzhiyun 		return;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	slck_name = of_clk_get_parent_name(np, i);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	i = of_property_match_string(np, "clock-names", "main_xtal");
145*4882a593Smuzhiyun 	if (i < 0)
146*4882a593Smuzhiyun 		return;
147*4882a593Smuzhiyun 	mainxtal_name = of_clk_get_parent_name(np, i);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	regmap = device_node_to_regmap(np);
150*4882a593Smuzhiyun 	if (IS_ERR(regmap))
151*4882a593Smuzhiyun 		return;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	at91sam9x5_pmc = pmc_data_allocate(PMC_PLLACK + 1,
154*4882a593Smuzhiyun 					   nck(at91sam9x5_systemck), 31, 0, 2);
155*4882a593Smuzhiyun 	if (!at91sam9x5_pmc)
156*4882a593Smuzhiyun 		return;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	hw = at91_clk_register_main_rc_osc(regmap, "main_rc_osc", 12000000,
159*4882a593Smuzhiyun 					   50000000);
160*4882a593Smuzhiyun 	if (IS_ERR(hw))
161*4882a593Smuzhiyun 		goto err_free;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	bypass = of_property_read_bool(np, "atmel,osc-bypass");
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	hw = at91_clk_register_main_osc(regmap, "main_osc", mainxtal_name,
166*4882a593Smuzhiyun 					bypass);
167*4882a593Smuzhiyun 	if (IS_ERR(hw))
168*4882a593Smuzhiyun 		goto err_free;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	parent_names[0] = "main_rc_osc";
171*4882a593Smuzhiyun 	parent_names[1] = "main_osc";
172*4882a593Smuzhiyun 	hw = at91_clk_register_sam9x5_main(regmap, "mainck", parent_names, 2);
173*4882a593Smuzhiyun 	if (IS_ERR(hw))
174*4882a593Smuzhiyun 		goto err_free;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	at91sam9x5_pmc->chws[PMC_MAIN] = hw;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	hw = at91_clk_register_pll(regmap, "pllack", "mainck", 0,
179*4882a593Smuzhiyun 				   &at91rm9200_pll_layout, &plla_characteristics);
180*4882a593Smuzhiyun 	if (IS_ERR(hw))
181*4882a593Smuzhiyun 		goto err_free;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	hw = at91_clk_register_plldiv(regmap, "plladivck", "pllack");
184*4882a593Smuzhiyun 	if (IS_ERR(hw))
185*4882a593Smuzhiyun 		goto err_free;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	at91sam9x5_pmc->chws[PMC_PLLACK] = hw;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	hw = at91_clk_register_utmi(regmap, NULL, "utmick", "mainck");
190*4882a593Smuzhiyun 	if (IS_ERR(hw))
191*4882a593Smuzhiyun 		goto err_free;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	at91sam9x5_pmc->chws[PMC_UTMI] = hw;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	parent_names[0] = slck_name;
196*4882a593Smuzhiyun 	parent_names[1] = "mainck";
197*4882a593Smuzhiyun 	parent_names[2] = "plladivck";
198*4882a593Smuzhiyun 	parent_names[3] = "utmick";
199*4882a593Smuzhiyun 	hw = at91_clk_register_master(regmap, "masterck", 4, parent_names,
200*4882a593Smuzhiyun 				      &at91sam9x5_master_layout,
201*4882a593Smuzhiyun 				      &mck_characteristics);
202*4882a593Smuzhiyun 	if (IS_ERR(hw))
203*4882a593Smuzhiyun 		goto err_free;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	at91sam9x5_pmc->chws[PMC_MCK] = hw;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	parent_names[0] = "plladivck";
208*4882a593Smuzhiyun 	parent_names[1] = "utmick";
209*4882a593Smuzhiyun 	hw = at91sam9x5_clk_register_usb(regmap, "usbck", parent_names, 2);
210*4882a593Smuzhiyun 	if (IS_ERR(hw))
211*4882a593Smuzhiyun 		goto err_free;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	hw = at91sam9x5_clk_register_smd(regmap, "smdclk", parent_names, 2);
214*4882a593Smuzhiyun 	if (IS_ERR(hw))
215*4882a593Smuzhiyun 		goto err_free;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	parent_names[0] = slck_name;
218*4882a593Smuzhiyun 	parent_names[1] = "mainck";
219*4882a593Smuzhiyun 	parent_names[2] = "plladivck";
220*4882a593Smuzhiyun 	parent_names[3] = "utmick";
221*4882a593Smuzhiyun 	parent_names[4] = "masterck";
222*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
223*4882a593Smuzhiyun 		char name[6];
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 		snprintf(name, sizeof(name), "prog%d", i);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		hw = at91_clk_register_programmable(regmap, name,
228*4882a593Smuzhiyun 						    parent_names, 5, i,
229*4882a593Smuzhiyun 						    &at91sam9x5_programmable_layout,
230*4882a593Smuzhiyun 						    NULL);
231*4882a593Smuzhiyun 		if (IS_ERR(hw))
232*4882a593Smuzhiyun 			goto err_free;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 		at91sam9x5_pmc->pchws[i] = hw;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(at91sam9x5_systemck); i++) {
238*4882a593Smuzhiyun 		hw = at91_clk_register_system(regmap, at91sam9x5_systemck[i].n,
239*4882a593Smuzhiyun 					      at91sam9x5_systemck[i].p,
240*4882a593Smuzhiyun 					      at91sam9x5_systemck[i].id);
241*4882a593Smuzhiyun 		if (IS_ERR(hw))
242*4882a593Smuzhiyun 			goto err_free;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		at91sam9x5_pmc->shws[at91sam9x5_systemck[i].id] = hw;
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (has_lcdck) {
248*4882a593Smuzhiyun 		hw = at91_clk_register_system(regmap, "lcdck", "masterck", 3);
249*4882a593Smuzhiyun 		if (IS_ERR(hw))
250*4882a593Smuzhiyun 			goto err_free;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		at91sam9x5_pmc->shws[3] = hw;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(at91sam9x5_periphck); i++) {
256*4882a593Smuzhiyun 		hw = at91_clk_register_sam9x5_peripheral(regmap, &pmc_pcr_lock,
257*4882a593Smuzhiyun 							 &at91sam9x5_pcr_layout,
258*4882a593Smuzhiyun 							 at91sam9x5_periphck[i].n,
259*4882a593Smuzhiyun 							 "masterck",
260*4882a593Smuzhiyun 							 at91sam9x5_periphck[i].id,
261*4882a593Smuzhiyun 							 &range, INT_MIN);
262*4882a593Smuzhiyun 		if (IS_ERR(hw))
263*4882a593Smuzhiyun 			goto err_free;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 		at91sam9x5_pmc->phws[at91sam9x5_periphck[i].id] = hw;
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	for (i = 0; extra_pcks[i].id; i++) {
269*4882a593Smuzhiyun 		hw = at91_clk_register_sam9x5_peripheral(regmap, &pmc_pcr_lock,
270*4882a593Smuzhiyun 							 &at91sam9x5_pcr_layout,
271*4882a593Smuzhiyun 							 extra_pcks[i].n,
272*4882a593Smuzhiyun 							 "masterck",
273*4882a593Smuzhiyun 							 extra_pcks[i].id,
274*4882a593Smuzhiyun 							 &range, INT_MIN);
275*4882a593Smuzhiyun 		if (IS_ERR(hw))
276*4882a593Smuzhiyun 			goto err_free;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 		at91sam9x5_pmc->phws[extra_pcks[i].id] = hw;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	of_clk_add_hw_provider(np, of_clk_hw_pmc_get, at91sam9x5_pmc);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun err_free:
286*4882a593Smuzhiyun 	kfree(at91sam9x5_pmc);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
at91sam9g15_pmc_setup(struct device_node * np)289*4882a593Smuzhiyun static void __init at91sam9g15_pmc_setup(struct device_node *np)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	at91sam9x5_pmc_setup(np, at91sam9g15_periphck, true);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91sam9g15_pmc, "atmel,at91sam9g15-pmc",
294*4882a593Smuzhiyun 		      at91sam9g15_pmc_setup);
295*4882a593Smuzhiyun 
at91sam9g25_pmc_setup(struct device_node * np)296*4882a593Smuzhiyun static void __init at91sam9g25_pmc_setup(struct device_node *np)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	at91sam9x5_pmc_setup(np, at91sam9g25_periphck, false);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91sam9g25_pmc, "atmel,at91sam9g25-pmc",
301*4882a593Smuzhiyun 		      at91sam9g25_pmc_setup);
302*4882a593Smuzhiyun 
at91sam9g35_pmc_setup(struct device_node * np)303*4882a593Smuzhiyun static void __init at91sam9g35_pmc_setup(struct device_node *np)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	at91sam9x5_pmc_setup(np, at91sam9g35_periphck, true);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91sam9g35_pmc, "atmel,at91sam9g35-pmc",
308*4882a593Smuzhiyun 		      at91sam9g35_pmc_setup);
309*4882a593Smuzhiyun 
at91sam9x25_pmc_setup(struct device_node * np)310*4882a593Smuzhiyun static void __init at91sam9x25_pmc_setup(struct device_node *np)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	at91sam9x5_pmc_setup(np, at91sam9x25_periphck, false);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91sam9x25_pmc, "atmel,at91sam9x25-pmc",
315*4882a593Smuzhiyun 		      at91sam9x25_pmc_setup);
316*4882a593Smuzhiyun 
at91sam9x35_pmc_setup(struct device_node * np)317*4882a593Smuzhiyun static void __init at91sam9x35_pmc_setup(struct device_node *np)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	at91sam9x5_pmc_setup(np, at91sam9x35_periphck, true);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91sam9x35_pmc, "atmel,at91sam9x35-pmc",
322*4882a593Smuzhiyun 		      at91sam9x35_pmc_setup);
323