1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/clk-provider.h>
3*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
4*4882a593Smuzhiyun #include <linux/slab.h>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <dt-bindings/clock/at91.h>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include "pmc.h"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun static const struct clk_master_characteristics sam9rl_mck_characteristics = {
11*4882a593Smuzhiyun .output = { .min = 0, .max = 94000000 },
12*4882a593Smuzhiyun .divisors = { 1, 2, 4, 0 },
13*4882a593Smuzhiyun };
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static u8 sam9rl_plla_out[] = { 0, 2 };
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun static const struct clk_range sam9rl_plla_outputs[] = {
18*4882a593Smuzhiyun { .min = 80000000, .max = 200000000 },
19*4882a593Smuzhiyun { .min = 190000000, .max = 240000000 },
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static const struct clk_pll_characteristics sam9rl_plla_characteristics = {
23*4882a593Smuzhiyun .input = { .min = 1000000, .max = 32000000 },
24*4882a593Smuzhiyun .num_output = ARRAY_SIZE(sam9rl_plla_outputs),
25*4882a593Smuzhiyun .output = sam9rl_plla_outputs,
26*4882a593Smuzhiyun .out = sam9rl_plla_out,
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static const struct {
30*4882a593Smuzhiyun char *n;
31*4882a593Smuzhiyun char *p;
32*4882a593Smuzhiyun u8 id;
33*4882a593Smuzhiyun } at91sam9rl_systemck[] = {
34*4882a593Smuzhiyun { .n = "pck0", .p = "prog0", .id = 8 },
35*4882a593Smuzhiyun { .n = "pck1", .p = "prog1", .id = 9 },
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const struct {
39*4882a593Smuzhiyun char *n;
40*4882a593Smuzhiyun u8 id;
41*4882a593Smuzhiyun } at91sam9rl_periphck[] = {
42*4882a593Smuzhiyun { .n = "pioA_clk", .id = 2, },
43*4882a593Smuzhiyun { .n = "pioB_clk", .id = 3, },
44*4882a593Smuzhiyun { .n = "pioC_clk", .id = 4, },
45*4882a593Smuzhiyun { .n = "pioD_clk", .id = 5, },
46*4882a593Smuzhiyun { .n = "usart0_clk", .id = 6, },
47*4882a593Smuzhiyun { .n = "usart1_clk", .id = 7, },
48*4882a593Smuzhiyun { .n = "usart2_clk", .id = 8, },
49*4882a593Smuzhiyun { .n = "usart3_clk", .id = 9, },
50*4882a593Smuzhiyun { .n = "mci0_clk", .id = 10, },
51*4882a593Smuzhiyun { .n = "twi0_clk", .id = 11, },
52*4882a593Smuzhiyun { .n = "twi1_clk", .id = 12, },
53*4882a593Smuzhiyun { .n = "spi0_clk", .id = 13, },
54*4882a593Smuzhiyun { .n = "ssc0_clk", .id = 14, },
55*4882a593Smuzhiyun { .n = "ssc1_clk", .id = 15, },
56*4882a593Smuzhiyun { .n = "tc0_clk", .id = 16, },
57*4882a593Smuzhiyun { .n = "tc1_clk", .id = 17, },
58*4882a593Smuzhiyun { .n = "tc2_clk", .id = 18, },
59*4882a593Smuzhiyun { .n = "pwm_clk", .id = 19, },
60*4882a593Smuzhiyun { .n = "adc_clk", .id = 20, },
61*4882a593Smuzhiyun { .n = "dma0_clk", .id = 21, },
62*4882a593Smuzhiyun { .n = "udphs_clk", .id = 22, },
63*4882a593Smuzhiyun { .n = "lcd_clk", .id = 23, },
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
at91sam9rl_pmc_setup(struct device_node * np)66*4882a593Smuzhiyun static void __init at91sam9rl_pmc_setup(struct device_node *np)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun const char *slck_name, *mainxtal_name;
69*4882a593Smuzhiyun struct pmc_data *at91sam9rl_pmc;
70*4882a593Smuzhiyun const char *parent_names[6];
71*4882a593Smuzhiyun struct regmap *regmap;
72*4882a593Smuzhiyun struct clk_hw *hw;
73*4882a593Smuzhiyun int i;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun i = of_property_match_string(np, "clock-names", "slow_clk");
76*4882a593Smuzhiyun if (i < 0)
77*4882a593Smuzhiyun return;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun slck_name = of_clk_get_parent_name(np, i);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun i = of_property_match_string(np, "clock-names", "main_xtal");
82*4882a593Smuzhiyun if (i < 0)
83*4882a593Smuzhiyun return;
84*4882a593Smuzhiyun mainxtal_name = of_clk_get_parent_name(np, i);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun regmap = device_node_to_regmap(np);
87*4882a593Smuzhiyun if (IS_ERR(regmap))
88*4882a593Smuzhiyun return;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun at91sam9rl_pmc = pmc_data_allocate(PMC_PLLACK + 1,
91*4882a593Smuzhiyun nck(at91sam9rl_systemck),
92*4882a593Smuzhiyun nck(at91sam9rl_periphck), 0, 2);
93*4882a593Smuzhiyun if (!at91sam9rl_pmc)
94*4882a593Smuzhiyun return;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun hw = at91_clk_register_rm9200_main(regmap, "mainck", mainxtal_name);
97*4882a593Smuzhiyun if (IS_ERR(hw))
98*4882a593Smuzhiyun goto err_free;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun at91sam9rl_pmc->chws[PMC_MAIN] = hw;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun hw = at91_clk_register_pll(regmap, "pllack", "mainck", 0,
103*4882a593Smuzhiyun &at91rm9200_pll_layout,
104*4882a593Smuzhiyun &sam9rl_plla_characteristics);
105*4882a593Smuzhiyun if (IS_ERR(hw))
106*4882a593Smuzhiyun goto err_free;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun at91sam9rl_pmc->chws[PMC_PLLACK] = hw;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun hw = at91_clk_register_utmi(regmap, NULL, "utmick", "mainck");
111*4882a593Smuzhiyun if (IS_ERR(hw))
112*4882a593Smuzhiyun goto err_free;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun at91sam9rl_pmc->chws[PMC_UTMI] = hw;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun parent_names[0] = slck_name;
117*4882a593Smuzhiyun parent_names[1] = "mainck";
118*4882a593Smuzhiyun parent_names[2] = "pllack";
119*4882a593Smuzhiyun parent_names[3] = "utmick";
120*4882a593Smuzhiyun hw = at91_clk_register_master(regmap, "masterck", 4, parent_names,
121*4882a593Smuzhiyun &at91rm9200_master_layout,
122*4882a593Smuzhiyun &sam9rl_mck_characteristics);
123*4882a593Smuzhiyun if (IS_ERR(hw))
124*4882a593Smuzhiyun goto err_free;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun at91sam9rl_pmc->chws[PMC_MCK] = hw;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun parent_names[0] = slck_name;
129*4882a593Smuzhiyun parent_names[1] = "mainck";
130*4882a593Smuzhiyun parent_names[2] = "pllack";
131*4882a593Smuzhiyun parent_names[3] = "utmick";
132*4882a593Smuzhiyun parent_names[4] = "masterck";
133*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
134*4882a593Smuzhiyun char name[6];
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun snprintf(name, sizeof(name), "prog%d", i);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun hw = at91_clk_register_programmable(regmap, name,
139*4882a593Smuzhiyun parent_names, 5, i,
140*4882a593Smuzhiyun &at91rm9200_programmable_layout,
141*4882a593Smuzhiyun NULL);
142*4882a593Smuzhiyun if (IS_ERR(hw))
143*4882a593Smuzhiyun goto err_free;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun at91sam9rl_pmc->pchws[i] = hw;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(at91sam9rl_systemck); i++) {
149*4882a593Smuzhiyun hw = at91_clk_register_system(regmap, at91sam9rl_systemck[i].n,
150*4882a593Smuzhiyun at91sam9rl_systemck[i].p,
151*4882a593Smuzhiyun at91sam9rl_systemck[i].id);
152*4882a593Smuzhiyun if (IS_ERR(hw))
153*4882a593Smuzhiyun goto err_free;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun at91sam9rl_pmc->shws[at91sam9rl_systemck[i].id] = hw;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(at91sam9rl_periphck); i++) {
159*4882a593Smuzhiyun hw = at91_clk_register_peripheral(regmap,
160*4882a593Smuzhiyun at91sam9rl_periphck[i].n,
161*4882a593Smuzhiyun "masterck",
162*4882a593Smuzhiyun at91sam9rl_periphck[i].id);
163*4882a593Smuzhiyun if (IS_ERR(hw))
164*4882a593Smuzhiyun goto err_free;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun at91sam9rl_pmc->phws[at91sam9rl_periphck[i].id] = hw;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_pmc_get, at91sam9rl_pmc);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun err_free:
174*4882a593Smuzhiyun kfree(at91sam9rl_pmc);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91sam9rl_pmc, "atmel,at91sam9rl-pmc", at91sam9rl_pmc_setup);
177