1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/clk-provider.h>
3*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
4*4882a593Smuzhiyun #include <linux/slab.h>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <dt-bindings/clock/at91.h>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include "pmc.h"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun static const struct clk_master_characteristics mck_characteristics = {
11*4882a593Smuzhiyun .output = { .min = 0, .max = 133333333 },
12*4882a593Smuzhiyun .divisors = { 1, 2, 4, 3 },
13*4882a593Smuzhiyun .have_div3_pres = 1,
14*4882a593Smuzhiyun };
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun static u8 plla_out[] = { 0, 1, 2, 3, 0, 1, 2, 3 };
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun static u16 plla_icpll[] = { 0, 0, 0, 0, 1, 1, 1, 1 };
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static const struct clk_range plla_outputs[] = {
21*4882a593Smuzhiyun { .min = 745000000, .max = 800000000 },
22*4882a593Smuzhiyun { .min = 695000000, .max = 750000000 },
23*4882a593Smuzhiyun { .min = 645000000, .max = 700000000 },
24*4882a593Smuzhiyun { .min = 595000000, .max = 650000000 },
25*4882a593Smuzhiyun { .min = 545000000, .max = 600000000 },
26*4882a593Smuzhiyun { .min = 495000000, .max = 555000000 },
27*4882a593Smuzhiyun { .min = 445000000, .max = 500000000 },
28*4882a593Smuzhiyun { .min = 400000000, .max = 450000000 },
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static const struct clk_pll_characteristics plla_characteristics = {
32*4882a593Smuzhiyun .input = { .min = 2000000, .max = 32000000 },
33*4882a593Smuzhiyun .num_output = ARRAY_SIZE(plla_outputs),
34*4882a593Smuzhiyun .output = plla_outputs,
35*4882a593Smuzhiyun .icpll = plla_icpll,
36*4882a593Smuzhiyun .out = plla_out,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static u8 pllb_out[] = { 0 };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const struct clk_range pllb_outputs[] = {
42*4882a593Smuzhiyun { .min = 30000000, .max = 100000000 },
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const struct clk_pll_characteristics pllb_characteristics = {
46*4882a593Smuzhiyun .input = { .min = 2000000, .max = 32000000 },
47*4882a593Smuzhiyun .num_output = ARRAY_SIZE(pllb_outputs),
48*4882a593Smuzhiyun .output = pllb_outputs,
49*4882a593Smuzhiyun .out = pllb_out,
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static const struct {
53*4882a593Smuzhiyun char *n;
54*4882a593Smuzhiyun char *p;
55*4882a593Smuzhiyun u8 id;
56*4882a593Smuzhiyun } at91sam9n12_systemck[] = {
57*4882a593Smuzhiyun { .n = "ddrck", .p = "masterck", .id = 2 },
58*4882a593Smuzhiyun { .n = "lcdck", .p = "masterck", .id = 3 },
59*4882a593Smuzhiyun { .n = "uhpck", .p = "usbck", .id = 6 },
60*4882a593Smuzhiyun { .n = "udpck", .p = "usbck", .id = 7 },
61*4882a593Smuzhiyun { .n = "pck0", .p = "prog0", .id = 8 },
62*4882a593Smuzhiyun { .n = "pck1", .p = "prog1", .id = 9 },
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const struct clk_pcr_layout at91sam9n12_pcr_layout = {
66*4882a593Smuzhiyun .offset = 0x10c,
67*4882a593Smuzhiyun .cmd = BIT(12),
68*4882a593Smuzhiyun .pid_mask = GENMASK(5, 0),
69*4882a593Smuzhiyun .div_mask = GENMASK(17, 16),
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun struct pck {
73*4882a593Smuzhiyun char *n;
74*4882a593Smuzhiyun u8 id;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const struct pck at91sam9n12_periphck[] = {
78*4882a593Smuzhiyun { .n = "pioAB_clk", .id = 2, },
79*4882a593Smuzhiyun { .n = "pioCD_clk", .id = 3, },
80*4882a593Smuzhiyun { .n = "fuse_clk", .id = 4, },
81*4882a593Smuzhiyun { .n = "usart0_clk", .id = 5, },
82*4882a593Smuzhiyun { .n = "usart1_clk", .id = 6, },
83*4882a593Smuzhiyun { .n = "usart2_clk", .id = 7, },
84*4882a593Smuzhiyun { .n = "usart3_clk", .id = 8, },
85*4882a593Smuzhiyun { .n = "twi0_clk", .id = 9, },
86*4882a593Smuzhiyun { .n = "twi1_clk", .id = 10, },
87*4882a593Smuzhiyun { .n = "mci0_clk", .id = 12, },
88*4882a593Smuzhiyun { .n = "spi0_clk", .id = 13, },
89*4882a593Smuzhiyun { .n = "spi1_clk", .id = 14, },
90*4882a593Smuzhiyun { .n = "uart0_clk", .id = 15, },
91*4882a593Smuzhiyun { .n = "uart1_clk", .id = 16, },
92*4882a593Smuzhiyun { .n = "tcb_clk", .id = 17, },
93*4882a593Smuzhiyun { .n = "pwm_clk", .id = 18, },
94*4882a593Smuzhiyun { .n = "adc_clk", .id = 19, },
95*4882a593Smuzhiyun { .n = "dma0_clk", .id = 20, },
96*4882a593Smuzhiyun { .n = "uhphs_clk", .id = 22, },
97*4882a593Smuzhiyun { .n = "udphs_clk", .id = 23, },
98*4882a593Smuzhiyun { .n = "lcdc_clk", .id = 25, },
99*4882a593Smuzhiyun { .n = "sha_clk", .id = 27, },
100*4882a593Smuzhiyun { .n = "ssc0_clk", .id = 28, },
101*4882a593Smuzhiyun { .n = "aes_clk", .id = 29, },
102*4882a593Smuzhiyun { .n = "trng_clk", .id = 30, },
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
at91sam9n12_pmc_setup(struct device_node * np)105*4882a593Smuzhiyun static void __init at91sam9n12_pmc_setup(struct device_node *np)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun struct clk_range range = CLK_RANGE(0, 0);
108*4882a593Smuzhiyun const char *slck_name, *mainxtal_name;
109*4882a593Smuzhiyun struct pmc_data *at91sam9n12_pmc;
110*4882a593Smuzhiyun const char *parent_names[6];
111*4882a593Smuzhiyun struct regmap *regmap;
112*4882a593Smuzhiyun struct clk_hw *hw;
113*4882a593Smuzhiyun int i;
114*4882a593Smuzhiyun bool bypass;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun i = of_property_match_string(np, "clock-names", "slow_clk");
117*4882a593Smuzhiyun if (i < 0)
118*4882a593Smuzhiyun return;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun slck_name = of_clk_get_parent_name(np, i);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun i = of_property_match_string(np, "clock-names", "main_xtal");
123*4882a593Smuzhiyun if (i < 0)
124*4882a593Smuzhiyun return;
125*4882a593Smuzhiyun mainxtal_name = of_clk_get_parent_name(np, i);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun regmap = device_node_to_regmap(np);
128*4882a593Smuzhiyun if (IS_ERR(regmap))
129*4882a593Smuzhiyun return;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun at91sam9n12_pmc = pmc_data_allocate(PMC_PLLBCK + 1,
132*4882a593Smuzhiyun nck(at91sam9n12_systemck), 31, 0, 2);
133*4882a593Smuzhiyun if (!at91sam9n12_pmc)
134*4882a593Smuzhiyun return;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun hw = at91_clk_register_main_rc_osc(regmap, "main_rc_osc", 12000000,
137*4882a593Smuzhiyun 50000000);
138*4882a593Smuzhiyun if (IS_ERR(hw))
139*4882a593Smuzhiyun goto err_free;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun bypass = of_property_read_bool(np, "atmel,osc-bypass");
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun hw = at91_clk_register_main_osc(regmap, "main_osc", mainxtal_name,
144*4882a593Smuzhiyun bypass);
145*4882a593Smuzhiyun if (IS_ERR(hw))
146*4882a593Smuzhiyun goto err_free;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun parent_names[0] = "main_rc_osc";
149*4882a593Smuzhiyun parent_names[1] = "main_osc";
150*4882a593Smuzhiyun hw = at91_clk_register_sam9x5_main(regmap, "mainck", parent_names, 2);
151*4882a593Smuzhiyun if (IS_ERR(hw))
152*4882a593Smuzhiyun goto err_free;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun at91sam9n12_pmc->chws[PMC_MAIN] = hw;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun hw = at91_clk_register_pll(regmap, "pllack", "mainck", 0,
157*4882a593Smuzhiyun &at91rm9200_pll_layout, &plla_characteristics);
158*4882a593Smuzhiyun if (IS_ERR(hw))
159*4882a593Smuzhiyun goto err_free;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun hw = at91_clk_register_plldiv(regmap, "plladivck", "pllack");
162*4882a593Smuzhiyun if (IS_ERR(hw))
163*4882a593Smuzhiyun goto err_free;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun at91sam9n12_pmc->chws[PMC_PLLACK] = hw;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun hw = at91_clk_register_pll(regmap, "pllbck", "mainck", 1,
168*4882a593Smuzhiyun &at91rm9200_pll_layout, &pllb_characteristics);
169*4882a593Smuzhiyun if (IS_ERR(hw))
170*4882a593Smuzhiyun goto err_free;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun at91sam9n12_pmc->chws[PMC_PLLBCK] = hw;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun parent_names[0] = slck_name;
175*4882a593Smuzhiyun parent_names[1] = "mainck";
176*4882a593Smuzhiyun parent_names[2] = "plladivck";
177*4882a593Smuzhiyun parent_names[3] = "pllbck";
178*4882a593Smuzhiyun hw = at91_clk_register_master(regmap, "masterck", 4, parent_names,
179*4882a593Smuzhiyun &at91sam9x5_master_layout,
180*4882a593Smuzhiyun &mck_characteristics);
181*4882a593Smuzhiyun if (IS_ERR(hw))
182*4882a593Smuzhiyun goto err_free;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun at91sam9n12_pmc->chws[PMC_MCK] = hw;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun hw = at91sam9n12_clk_register_usb(regmap, "usbck", "pllbck");
187*4882a593Smuzhiyun if (IS_ERR(hw))
188*4882a593Smuzhiyun goto err_free;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun parent_names[0] = slck_name;
191*4882a593Smuzhiyun parent_names[1] = "mainck";
192*4882a593Smuzhiyun parent_names[2] = "plladivck";
193*4882a593Smuzhiyun parent_names[3] = "pllbck";
194*4882a593Smuzhiyun parent_names[4] = "masterck";
195*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
196*4882a593Smuzhiyun char name[6];
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun snprintf(name, sizeof(name), "prog%d", i);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun hw = at91_clk_register_programmable(regmap, name,
201*4882a593Smuzhiyun parent_names, 5, i,
202*4882a593Smuzhiyun &at91sam9x5_programmable_layout,
203*4882a593Smuzhiyun NULL);
204*4882a593Smuzhiyun if (IS_ERR(hw))
205*4882a593Smuzhiyun goto err_free;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun at91sam9n12_pmc->pchws[i] = hw;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(at91sam9n12_systemck); i++) {
211*4882a593Smuzhiyun hw = at91_clk_register_system(regmap, at91sam9n12_systemck[i].n,
212*4882a593Smuzhiyun at91sam9n12_systemck[i].p,
213*4882a593Smuzhiyun at91sam9n12_systemck[i].id);
214*4882a593Smuzhiyun if (IS_ERR(hw))
215*4882a593Smuzhiyun goto err_free;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun at91sam9n12_pmc->shws[at91sam9n12_systemck[i].id] = hw;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(at91sam9n12_periphck); i++) {
221*4882a593Smuzhiyun hw = at91_clk_register_sam9x5_peripheral(regmap, &pmc_pcr_lock,
222*4882a593Smuzhiyun &at91sam9n12_pcr_layout,
223*4882a593Smuzhiyun at91sam9n12_periphck[i].n,
224*4882a593Smuzhiyun "masterck",
225*4882a593Smuzhiyun at91sam9n12_periphck[i].id,
226*4882a593Smuzhiyun &range, INT_MIN);
227*4882a593Smuzhiyun if (IS_ERR(hw))
228*4882a593Smuzhiyun goto err_free;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun at91sam9n12_pmc->phws[at91sam9n12_periphck[i].id] = hw;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_pmc_get, at91sam9n12_pmc);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun err_free:
238*4882a593Smuzhiyun kfree(at91sam9n12_pmc);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * The TCB is used as the clocksource so its clock is needed early. This means
242*4882a593Smuzhiyun * this can't be a platform driver.
243*4882a593Smuzhiyun */
244*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91sam9n12_pmc, "atmel,at91sam9n12-pmc",
245*4882a593Smuzhiyun at91sam9n12_pmc_setup);
246