1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/clk-provider.h>
3*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
4*4882a593Smuzhiyun #include <linux/slab.h>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <dt-bindings/clock/at91.h>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include "pmc.h"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun static const struct clk_master_characteristics mck_characteristics = {
11*4882a593Smuzhiyun .output = { .min = 0, .max = 133333333 },
12*4882a593Smuzhiyun .divisors = { 1, 2, 4, 3 },
13*4882a593Smuzhiyun };
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun static u8 plla_out[] = { 0, 1, 2, 3, 0, 1, 2, 3 };
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun static u16 plla_icpll[] = { 0, 0, 0, 0, 1, 1, 1, 1 };
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun static const struct clk_range plla_outputs[] = {
20*4882a593Smuzhiyun { .min = 745000000, .max = 800000000 },
21*4882a593Smuzhiyun { .min = 695000000, .max = 750000000 },
22*4882a593Smuzhiyun { .min = 645000000, .max = 700000000 },
23*4882a593Smuzhiyun { .min = 595000000, .max = 650000000 },
24*4882a593Smuzhiyun { .min = 545000000, .max = 600000000 },
25*4882a593Smuzhiyun { .min = 495000000, .max = 555000000 },
26*4882a593Smuzhiyun { .min = 445000000, .max = 500000000 },
27*4882a593Smuzhiyun { .min = 400000000, .max = 450000000 },
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static const struct clk_pll_characteristics plla_characteristics = {
31*4882a593Smuzhiyun .input = { .min = 2000000, .max = 32000000 },
32*4882a593Smuzhiyun .num_output = ARRAY_SIZE(plla_outputs),
33*4882a593Smuzhiyun .output = plla_outputs,
34*4882a593Smuzhiyun .icpll = plla_icpll,
35*4882a593Smuzhiyun .out = plla_out,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const struct {
39*4882a593Smuzhiyun char *n;
40*4882a593Smuzhiyun char *p;
41*4882a593Smuzhiyun u8 id;
42*4882a593Smuzhiyun } at91sam9g45_systemck[] = {
43*4882a593Smuzhiyun { .n = "ddrck", .p = "masterck", .id = 2 },
44*4882a593Smuzhiyun { .n = "uhpck", .p = "usbck", .id = 6 },
45*4882a593Smuzhiyun { .n = "pck0", .p = "prog0", .id = 8 },
46*4882a593Smuzhiyun { .n = "pck1", .p = "prog1", .id = 9 },
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct pck {
50*4882a593Smuzhiyun char *n;
51*4882a593Smuzhiyun u8 id;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static const struct pck at91sam9g45_periphck[] = {
55*4882a593Smuzhiyun { .n = "pioA_clk", .id = 2, },
56*4882a593Smuzhiyun { .n = "pioB_clk", .id = 3, },
57*4882a593Smuzhiyun { .n = "pioC_clk", .id = 4, },
58*4882a593Smuzhiyun { .n = "pioDE_clk", .id = 5, },
59*4882a593Smuzhiyun { .n = "trng_clk", .id = 6, },
60*4882a593Smuzhiyun { .n = "usart0_clk", .id = 7, },
61*4882a593Smuzhiyun { .n = "usart1_clk", .id = 8, },
62*4882a593Smuzhiyun { .n = "usart2_clk", .id = 9, },
63*4882a593Smuzhiyun { .n = "usart3_clk", .id = 10, },
64*4882a593Smuzhiyun { .n = "mci0_clk", .id = 11, },
65*4882a593Smuzhiyun { .n = "twi0_clk", .id = 12, },
66*4882a593Smuzhiyun { .n = "twi1_clk", .id = 13, },
67*4882a593Smuzhiyun { .n = "spi0_clk", .id = 14, },
68*4882a593Smuzhiyun { .n = "spi1_clk", .id = 15, },
69*4882a593Smuzhiyun { .n = "ssc0_clk", .id = 16, },
70*4882a593Smuzhiyun { .n = "ssc1_clk", .id = 17, },
71*4882a593Smuzhiyun { .n = "tcb0_clk", .id = 18, },
72*4882a593Smuzhiyun { .n = "pwm_clk", .id = 19, },
73*4882a593Smuzhiyun { .n = "adc_clk", .id = 20, },
74*4882a593Smuzhiyun { .n = "dma0_clk", .id = 21, },
75*4882a593Smuzhiyun { .n = "uhphs_clk", .id = 22, },
76*4882a593Smuzhiyun { .n = "lcd_clk", .id = 23, },
77*4882a593Smuzhiyun { .n = "ac97_clk", .id = 24, },
78*4882a593Smuzhiyun { .n = "macb0_clk", .id = 25, },
79*4882a593Smuzhiyun { .n = "isi_clk", .id = 26, },
80*4882a593Smuzhiyun { .n = "udphs_clk", .id = 27, },
81*4882a593Smuzhiyun { .n = "aestdessha_clk", .id = 28, },
82*4882a593Smuzhiyun { .n = "mci1_clk", .id = 29, },
83*4882a593Smuzhiyun { .n = "vdec_clk", .id = 30, },
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
at91sam9g45_pmc_setup(struct device_node * np)86*4882a593Smuzhiyun static void __init at91sam9g45_pmc_setup(struct device_node *np)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun const char *slck_name, *mainxtal_name;
89*4882a593Smuzhiyun struct pmc_data *at91sam9g45_pmc;
90*4882a593Smuzhiyun const char *parent_names[6];
91*4882a593Smuzhiyun struct regmap *regmap;
92*4882a593Smuzhiyun struct clk_hw *hw;
93*4882a593Smuzhiyun int i;
94*4882a593Smuzhiyun bool bypass;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun i = of_property_match_string(np, "clock-names", "slow_clk");
97*4882a593Smuzhiyun if (i < 0)
98*4882a593Smuzhiyun return;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun slck_name = of_clk_get_parent_name(np, i);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun i = of_property_match_string(np, "clock-names", "main_xtal");
103*4882a593Smuzhiyun if (i < 0)
104*4882a593Smuzhiyun return;
105*4882a593Smuzhiyun mainxtal_name = of_clk_get_parent_name(np, i);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun regmap = device_node_to_regmap(np);
108*4882a593Smuzhiyun if (IS_ERR(regmap))
109*4882a593Smuzhiyun return;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun at91sam9g45_pmc = pmc_data_allocate(PMC_PLLACK + 1,
112*4882a593Smuzhiyun nck(at91sam9g45_systemck),
113*4882a593Smuzhiyun nck(at91sam9g45_periphck), 0, 2);
114*4882a593Smuzhiyun if (!at91sam9g45_pmc)
115*4882a593Smuzhiyun return;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun bypass = of_property_read_bool(np, "atmel,osc-bypass");
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun hw = at91_clk_register_main_osc(regmap, "main_osc", mainxtal_name,
120*4882a593Smuzhiyun bypass);
121*4882a593Smuzhiyun if (IS_ERR(hw))
122*4882a593Smuzhiyun goto err_free;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun hw = at91_clk_register_rm9200_main(regmap, "mainck", "main_osc");
125*4882a593Smuzhiyun if (IS_ERR(hw))
126*4882a593Smuzhiyun goto err_free;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun at91sam9g45_pmc->chws[PMC_MAIN] = hw;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun hw = at91_clk_register_pll(regmap, "pllack", "mainck", 0,
131*4882a593Smuzhiyun &at91rm9200_pll_layout, &plla_characteristics);
132*4882a593Smuzhiyun if (IS_ERR(hw))
133*4882a593Smuzhiyun goto err_free;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun hw = at91_clk_register_plldiv(regmap, "plladivck", "pllack");
136*4882a593Smuzhiyun if (IS_ERR(hw))
137*4882a593Smuzhiyun goto err_free;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun at91sam9g45_pmc->chws[PMC_PLLACK] = hw;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun hw = at91_clk_register_utmi(regmap, NULL, "utmick", "mainck");
142*4882a593Smuzhiyun if (IS_ERR(hw))
143*4882a593Smuzhiyun goto err_free;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun at91sam9g45_pmc->chws[PMC_UTMI] = hw;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun parent_names[0] = slck_name;
148*4882a593Smuzhiyun parent_names[1] = "mainck";
149*4882a593Smuzhiyun parent_names[2] = "plladivck";
150*4882a593Smuzhiyun parent_names[3] = "utmick";
151*4882a593Smuzhiyun hw = at91_clk_register_master(regmap, "masterck", 4, parent_names,
152*4882a593Smuzhiyun &at91rm9200_master_layout,
153*4882a593Smuzhiyun &mck_characteristics);
154*4882a593Smuzhiyun if (IS_ERR(hw))
155*4882a593Smuzhiyun goto err_free;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun at91sam9g45_pmc->chws[PMC_MCK] = hw;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun parent_names[0] = "plladivck";
160*4882a593Smuzhiyun parent_names[1] = "utmick";
161*4882a593Smuzhiyun hw = at91sam9x5_clk_register_usb(regmap, "usbck", parent_names, 2);
162*4882a593Smuzhiyun if (IS_ERR(hw))
163*4882a593Smuzhiyun goto err_free;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun parent_names[0] = slck_name;
166*4882a593Smuzhiyun parent_names[1] = "mainck";
167*4882a593Smuzhiyun parent_names[2] = "plladivck";
168*4882a593Smuzhiyun parent_names[3] = "utmick";
169*4882a593Smuzhiyun parent_names[4] = "masterck";
170*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
171*4882a593Smuzhiyun char name[6];
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun snprintf(name, sizeof(name), "prog%d", i);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun hw = at91_clk_register_programmable(regmap, name,
176*4882a593Smuzhiyun parent_names, 5, i,
177*4882a593Smuzhiyun &at91sam9g45_programmable_layout,
178*4882a593Smuzhiyun NULL);
179*4882a593Smuzhiyun if (IS_ERR(hw))
180*4882a593Smuzhiyun goto err_free;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun at91sam9g45_pmc->pchws[i] = hw;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(at91sam9g45_systemck); i++) {
186*4882a593Smuzhiyun hw = at91_clk_register_system(regmap, at91sam9g45_systemck[i].n,
187*4882a593Smuzhiyun at91sam9g45_systemck[i].p,
188*4882a593Smuzhiyun at91sam9g45_systemck[i].id);
189*4882a593Smuzhiyun if (IS_ERR(hw))
190*4882a593Smuzhiyun goto err_free;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun at91sam9g45_pmc->shws[at91sam9g45_systemck[i].id] = hw;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(at91sam9g45_periphck); i++) {
196*4882a593Smuzhiyun hw = at91_clk_register_peripheral(regmap,
197*4882a593Smuzhiyun at91sam9g45_periphck[i].n,
198*4882a593Smuzhiyun "masterck",
199*4882a593Smuzhiyun at91sam9g45_periphck[i].id);
200*4882a593Smuzhiyun if (IS_ERR(hw))
201*4882a593Smuzhiyun goto err_free;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun at91sam9g45_pmc->phws[at91sam9g45_periphck[i].id] = hw;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_pmc_get, at91sam9g45_pmc);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun err_free:
211*4882a593Smuzhiyun kfree(at91sam9g45_pmc);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun * The TCB is used as the clocksource so its clock is needed early. This means
215*4882a593Smuzhiyun * this can't be a platform driver.
216*4882a593Smuzhiyun */
217*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91sam9g45_pmc, "atmel,at91sam9g45-pmc",
218*4882a593Smuzhiyun at91sam9g45_pmc_setup);
219