1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/clk-provider.h>
3*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
4*4882a593Smuzhiyun #include <linux/slab.h>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <dt-bindings/clock/at91.h>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include "pmc.h"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun struct sck {
11*4882a593Smuzhiyun char *n;
12*4882a593Smuzhiyun char *p;
13*4882a593Smuzhiyun u8 id;
14*4882a593Smuzhiyun };
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun struct pck {
17*4882a593Smuzhiyun char *n;
18*4882a593Smuzhiyun u8 id;
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun struct at91sam926x_data {
22*4882a593Smuzhiyun const struct clk_pll_layout *plla_layout;
23*4882a593Smuzhiyun const struct clk_pll_characteristics *plla_characteristics;
24*4882a593Smuzhiyun const struct clk_pll_layout *pllb_layout;
25*4882a593Smuzhiyun const struct clk_pll_characteristics *pllb_characteristics;
26*4882a593Smuzhiyun const struct clk_master_characteristics *mck_characteristics;
27*4882a593Smuzhiyun const struct sck *sck;
28*4882a593Smuzhiyun const struct pck *pck;
29*4882a593Smuzhiyun u8 num_sck;
30*4882a593Smuzhiyun u8 num_pck;
31*4882a593Smuzhiyun u8 num_progck;
32*4882a593Smuzhiyun bool has_slck;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const struct clk_master_characteristics sam9260_mck_characteristics = {
36*4882a593Smuzhiyun .output = { .min = 0, .max = 105000000 },
37*4882a593Smuzhiyun .divisors = { 1, 2, 4, 0 },
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static u8 sam9260_plla_out[] = { 0, 2 };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static u16 sam9260_plla_icpll[] = { 1, 1 };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const struct clk_range sam9260_plla_outputs[] = {
45*4882a593Smuzhiyun { .min = 80000000, .max = 160000000 },
46*4882a593Smuzhiyun { .min = 150000000, .max = 240000000 },
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static const struct clk_pll_characteristics sam9260_plla_characteristics = {
50*4882a593Smuzhiyun .input = { .min = 1000000, .max = 32000000 },
51*4882a593Smuzhiyun .num_output = ARRAY_SIZE(sam9260_plla_outputs),
52*4882a593Smuzhiyun .output = sam9260_plla_outputs,
53*4882a593Smuzhiyun .icpll = sam9260_plla_icpll,
54*4882a593Smuzhiyun .out = sam9260_plla_out,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static u8 sam9260_pllb_out[] = { 1 };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static u16 sam9260_pllb_icpll[] = { 1 };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const struct clk_range sam9260_pllb_outputs[] = {
62*4882a593Smuzhiyun { .min = 70000000, .max = 130000000 },
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const struct clk_pll_characteristics sam9260_pllb_characteristics = {
66*4882a593Smuzhiyun .input = { .min = 1000000, .max = 5000000 },
67*4882a593Smuzhiyun .num_output = ARRAY_SIZE(sam9260_pllb_outputs),
68*4882a593Smuzhiyun .output = sam9260_pllb_outputs,
69*4882a593Smuzhiyun .icpll = sam9260_pllb_icpll,
70*4882a593Smuzhiyun .out = sam9260_pllb_out,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static const struct sck at91sam9260_systemck[] = {
74*4882a593Smuzhiyun { .n = "uhpck", .p = "usbck", .id = 6 },
75*4882a593Smuzhiyun { .n = "udpck", .p = "usbck", .id = 7 },
76*4882a593Smuzhiyun { .n = "pck0", .p = "prog0", .id = 8 },
77*4882a593Smuzhiyun { .n = "pck1", .p = "prog1", .id = 9 },
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static const struct pck at91sam9260_periphck[] = {
81*4882a593Smuzhiyun { .n = "pioA_clk", .id = 2 },
82*4882a593Smuzhiyun { .n = "pioB_clk", .id = 3 },
83*4882a593Smuzhiyun { .n = "pioC_clk", .id = 4 },
84*4882a593Smuzhiyun { .n = "adc_clk", .id = 5 },
85*4882a593Smuzhiyun { .n = "usart0_clk", .id = 6 },
86*4882a593Smuzhiyun { .n = "usart1_clk", .id = 7 },
87*4882a593Smuzhiyun { .n = "usart2_clk", .id = 8 },
88*4882a593Smuzhiyun { .n = "mci0_clk", .id = 9 },
89*4882a593Smuzhiyun { .n = "udc_clk", .id = 10 },
90*4882a593Smuzhiyun { .n = "twi0_clk", .id = 11 },
91*4882a593Smuzhiyun { .n = "spi0_clk", .id = 12 },
92*4882a593Smuzhiyun { .n = "spi1_clk", .id = 13 },
93*4882a593Smuzhiyun { .n = "ssc0_clk", .id = 14 },
94*4882a593Smuzhiyun { .n = "tc0_clk", .id = 17 },
95*4882a593Smuzhiyun { .n = "tc1_clk", .id = 18 },
96*4882a593Smuzhiyun { .n = "tc2_clk", .id = 19 },
97*4882a593Smuzhiyun { .n = "ohci_clk", .id = 20 },
98*4882a593Smuzhiyun { .n = "macb0_clk", .id = 21 },
99*4882a593Smuzhiyun { .n = "isi_clk", .id = 22 },
100*4882a593Smuzhiyun { .n = "usart3_clk", .id = 23 },
101*4882a593Smuzhiyun { .n = "uart0_clk", .id = 24 },
102*4882a593Smuzhiyun { .n = "uart1_clk", .id = 25 },
103*4882a593Smuzhiyun { .n = "tc3_clk", .id = 26 },
104*4882a593Smuzhiyun { .n = "tc4_clk", .id = 27 },
105*4882a593Smuzhiyun { .n = "tc5_clk", .id = 28 },
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static struct at91sam926x_data at91sam9260_data = {
109*4882a593Smuzhiyun .plla_layout = &at91rm9200_pll_layout,
110*4882a593Smuzhiyun .plla_characteristics = &sam9260_plla_characteristics,
111*4882a593Smuzhiyun .pllb_layout = &at91rm9200_pll_layout,
112*4882a593Smuzhiyun .pllb_characteristics = &sam9260_pllb_characteristics,
113*4882a593Smuzhiyun .mck_characteristics = &sam9260_mck_characteristics,
114*4882a593Smuzhiyun .sck = at91sam9260_systemck,
115*4882a593Smuzhiyun .num_sck = ARRAY_SIZE(at91sam9260_systemck),
116*4882a593Smuzhiyun .pck = at91sam9260_periphck,
117*4882a593Smuzhiyun .num_pck = ARRAY_SIZE(at91sam9260_periphck),
118*4882a593Smuzhiyun .num_progck = 2,
119*4882a593Smuzhiyun .has_slck = true,
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const struct clk_master_characteristics sam9g20_mck_characteristics = {
123*4882a593Smuzhiyun .output = { .min = 0, .max = 133000000 },
124*4882a593Smuzhiyun .divisors = { 1, 2, 4, 6 },
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static u8 sam9g20_plla_out[] = { 0, 1, 2, 3, 0, 1, 2, 3 };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static u16 sam9g20_plla_icpll[] = { 0, 0, 0, 0, 1, 1, 1, 1 };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static const struct clk_range sam9g20_plla_outputs[] = {
132*4882a593Smuzhiyun { .min = 745000000, .max = 800000000 },
133*4882a593Smuzhiyun { .min = 695000000, .max = 750000000 },
134*4882a593Smuzhiyun { .min = 645000000, .max = 700000000 },
135*4882a593Smuzhiyun { .min = 595000000, .max = 650000000 },
136*4882a593Smuzhiyun { .min = 545000000, .max = 600000000 },
137*4882a593Smuzhiyun { .min = 495000000, .max = 550000000 },
138*4882a593Smuzhiyun { .min = 445000000, .max = 500000000 },
139*4882a593Smuzhiyun { .min = 400000000, .max = 450000000 },
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static const struct clk_pll_characteristics sam9g20_plla_characteristics = {
143*4882a593Smuzhiyun .input = { .min = 2000000, .max = 32000000 },
144*4882a593Smuzhiyun .num_output = ARRAY_SIZE(sam9g20_plla_outputs),
145*4882a593Smuzhiyun .output = sam9g20_plla_outputs,
146*4882a593Smuzhiyun .icpll = sam9g20_plla_icpll,
147*4882a593Smuzhiyun .out = sam9g20_plla_out,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static u8 sam9g20_pllb_out[] = { 0 };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static u16 sam9g20_pllb_icpll[] = { 0 };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static const struct clk_range sam9g20_pllb_outputs[] = {
155*4882a593Smuzhiyun { .min = 30000000, .max = 100000000 },
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const struct clk_pll_characteristics sam9g20_pllb_characteristics = {
159*4882a593Smuzhiyun .input = { .min = 2000000, .max = 32000000 },
160*4882a593Smuzhiyun .num_output = ARRAY_SIZE(sam9g20_pllb_outputs),
161*4882a593Smuzhiyun .output = sam9g20_pllb_outputs,
162*4882a593Smuzhiyun .icpll = sam9g20_pllb_icpll,
163*4882a593Smuzhiyun .out = sam9g20_pllb_out,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static struct at91sam926x_data at91sam9g20_data = {
167*4882a593Smuzhiyun .plla_layout = &at91sam9g45_pll_layout,
168*4882a593Smuzhiyun .plla_characteristics = &sam9g20_plla_characteristics,
169*4882a593Smuzhiyun .pllb_layout = &at91sam9g20_pllb_layout,
170*4882a593Smuzhiyun .pllb_characteristics = &sam9g20_pllb_characteristics,
171*4882a593Smuzhiyun .mck_characteristics = &sam9g20_mck_characteristics,
172*4882a593Smuzhiyun .sck = at91sam9260_systemck,
173*4882a593Smuzhiyun .num_sck = ARRAY_SIZE(at91sam9260_systemck),
174*4882a593Smuzhiyun .pck = at91sam9260_periphck,
175*4882a593Smuzhiyun .num_pck = ARRAY_SIZE(at91sam9260_periphck),
176*4882a593Smuzhiyun .num_progck = 2,
177*4882a593Smuzhiyun .has_slck = true,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct clk_master_characteristics sam9261_mck_characteristics = {
181*4882a593Smuzhiyun .output = { .min = 0, .max = 94000000 },
182*4882a593Smuzhiyun .divisors = { 1, 2, 4, 0 },
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static const struct clk_range sam9261_plla_outputs[] = {
186*4882a593Smuzhiyun { .min = 80000000, .max = 200000000 },
187*4882a593Smuzhiyun { .min = 190000000, .max = 240000000 },
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static const struct clk_pll_characteristics sam9261_plla_characteristics = {
191*4882a593Smuzhiyun .input = { .min = 1000000, .max = 32000000 },
192*4882a593Smuzhiyun .num_output = ARRAY_SIZE(sam9261_plla_outputs),
193*4882a593Smuzhiyun .output = sam9261_plla_outputs,
194*4882a593Smuzhiyun .icpll = sam9260_plla_icpll,
195*4882a593Smuzhiyun .out = sam9260_plla_out,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static u8 sam9261_pllb_out[] = { 1 };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static u16 sam9261_pllb_icpll[] = { 1 };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static const struct clk_range sam9261_pllb_outputs[] = {
203*4882a593Smuzhiyun { .min = 70000000, .max = 130000000 },
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static const struct clk_pll_characteristics sam9261_pllb_characteristics = {
207*4882a593Smuzhiyun .input = { .min = 1000000, .max = 5000000 },
208*4882a593Smuzhiyun .num_output = ARRAY_SIZE(sam9261_pllb_outputs),
209*4882a593Smuzhiyun .output = sam9261_pllb_outputs,
210*4882a593Smuzhiyun .icpll = sam9261_pllb_icpll,
211*4882a593Smuzhiyun .out = sam9261_pllb_out,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static const struct sck at91sam9261_systemck[] = {
215*4882a593Smuzhiyun { .n = "uhpck", .p = "usbck", .id = 6 },
216*4882a593Smuzhiyun { .n = "udpck", .p = "usbck", .id = 7 },
217*4882a593Smuzhiyun { .n = "pck0", .p = "prog0", .id = 8 },
218*4882a593Smuzhiyun { .n = "pck1", .p = "prog1", .id = 9 },
219*4882a593Smuzhiyun { .n = "pck2", .p = "prog2", .id = 10 },
220*4882a593Smuzhiyun { .n = "pck3", .p = "prog3", .id = 11 },
221*4882a593Smuzhiyun { .n = "hclk0", .p = "masterck", .id = 16 },
222*4882a593Smuzhiyun { .n = "hclk1", .p = "masterck", .id = 17 },
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static const struct pck at91sam9261_periphck[] = {
226*4882a593Smuzhiyun { .n = "pioA_clk", .id = 2, },
227*4882a593Smuzhiyun { .n = "pioB_clk", .id = 3, },
228*4882a593Smuzhiyun { .n = "pioC_clk", .id = 4, },
229*4882a593Smuzhiyun { .n = "usart0_clk", .id = 6, },
230*4882a593Smuzhiyun { .n = "usart1_clk", .id = 7, },
231*4882a593Smuzhiyun { .n = "usart2_clk", .id = 8, },
232*4882a593Smuzhiyun { .n = "mci0_clk", .id = 9, },
233*4882a593Smuzhiyun { .n = "udc_clk", .id = 10, },
234*4882a593Smuzhiyun { .n = "twi0_clk", .id = 11, },
235*4882a593Smuzhiyun { .n = "spi0_clk", .id = 12, },
236*4882a593Smuzhiyun { .n = "spi1_clk", .id = 13, },
237*4882a593Smuzhiyun { .n = "ssc0_clk", .id = 14, },
238*4882a593Smuzhiyun { .n = "ssc1_clk", .id = 15, },
239*4882a593Smuzhiyun { .n = "ssc2_clk", .id = 16, },
240*4882a593Smuzhiyun { .n = "tc0_clk", .id = 17, },
241*4882a593Smuzhiyun { .n = "tc1_clk", .id = 18, },
242*4882a593Smuzhiyun { .n = "tc2_clk", .id = 19, },
243*4882a593Smuzhiyun { .n = "ohci_clk", .id = 20, },
244*4882a593Smuzhiyun { .n = "lcd_clk", .id = 21, },
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static struct at91sam926x_data at91sam9261_data = {
248*4882a593Smuzhiyun .plla_layout = &at91rm9200_pll_layout,
249*4882a593Smuzhiyun .plla_characteristics = &sam9261_plla_characteristics,
250*4882a593Smuzhiyun .pllb_layout = &at91rm9200_pll_layout,
251*4882a593Smuzhiyun .pllb_characteristics = &sam9261_pllb_characteristics,
252*4882a593Smuzhiyun .mck_characteristics = &sam9261_mck_characteristics,
253*4882a593Smuzhiyun .sck = at91sam9261_systemck,
254*4882a593Smuzhiyun .num_sck = ARRAY_SIZE(at91sam9261_systemck),
255*4882a593Smuzhiyun .pck = at91sam9261_periphck,
256*4882a593Smuzhiyun .num_pck = ARRAY_SIZE(at91sam9261_periphck),
257*4882a593Smuzhiyun .num_progck = 4,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun static const struct clk_master_characteristics sam9263_mck_characteristics = {
261*4882a593Smuzhiyun .output = { .min = 0, .max = 120000000 },
262*4882a593Smuzhiyun .divisors = { 1, 2, 4, 0 },
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static const struct clk_range sam9263_pll_outputs[] = {
266*4882a593Smuzhiyun { .min = 80000000, .max = 200000000 },
267*4882a593Smuzhiyun { .min = 190000000, .max = 240000000 },
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const struct clk_pll_characteristics sam9263_pll_characteristics = {
271*4882a593Smuzhiyun .input = { .min = 1000000, .max = 32000000 },
272*4882a593Smuzhiyun .num_output = ARRAY_SIZE(sam9263_pll_outputs),
273*4882a593Smuzhiyun .output = sam9263_pll_outputs,
274*4882a593Smuzhiyun .icpll = sam9260_plla_icpll,
275*4882a593Smuzhiyun .out = sam9260_plla_out,
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun static const struct sck at91sam9263_systemck[] = {
279*4882a593Smuzhiyun { .n = "uhpck", .p = "usbck", .id = 6 },
280*4882a593Smuzhiyun { .n = "udpck", .p = "usbck", .id = 7 },
281*4882a593Smuzhiyun { .n = "pck0", .p = "prog0", .id = 8 },
282*4882a593Smuzhiyun { .n = "pck1", .p = "prog1", .id = 9 },
283*4882a593Smuzhiyun { .n = "pck2", .p = "prog2", .id = 10 },
284*4882a593Smuzhiyun { .n = "pck3", .p = "prog3", .id = 11 },
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static const struct pck at91sam9263_periphck[] = {
288*4882a593Smuzhiyun { .n = "pioA_clk", .id = 2, },
289*4882a593Smuzhiyun { .n = "pioB_clk", .id = 3, },
290*4882a593Smuzhiyun { .n = "pioCDE_clk", .id = 4, },
291*4882a593Smuzhiyun { .n = "usart0_clk", .id = 7, },
292*4882a593Smuzhiyun { .n = "usart1_clk", .id = 8, },
293*4882a593Smuzhiyun { .n = "usart2_clk", .id = 9, },
294*4882a593Smuzhiyun { .n = "mci0_clk", .id = 10, },
295*4882a593Smuzhiyun { .n = "mci1_clk", .id = 11, },
296*4882a593Smuzhiyun { .n = "can_clk", .id = 12, },
297*4882a593Smuzhiyun { .n = "twi0_clk", .id = 13, },
298*4882a593Smuzhiyun { .n = "spi0_clk", .id = 14, },
299*4882a593Smuzhiyun { .n = "spi1_clk", .id = 15, },
300*4882a593Smuzhiyun { .n = "ssc0_clk", .id = 16, },
301*4882a593Smuzhiyun { .n = "ssc1_clk", .id = 17, },
302*4882a593Smuzhiyun { .n = "ac97_clk", .id = 18, },
303*4882a593Smuzhiyun { .n = "tcb_clk", .id = 19, },
304*4882a593Smuzhiyun { .n = "pwm_clk", .id = 20, },
305*4882a593Smuzhiyun { .n = "macb0_clk", .id = 21, },
306*4882a593Smuzhiyun { .n = "g2de_clk", .id = 23, },
307*4882a593Smuzhiyun { .n = "udc_clk", .id = 24, },
308*4882a593Smuzhiyun { .n = "isi_clk", .id = 25, },
309*4882a593Smuzhiyun { .n = "lcd_clk", .id = 26, },
310*4882a593Smuzhiyun { .n = "dma_clk", .id = 27, },
311*4882a593Smuzhiyun { .n = "ohci_clk", .id = 29, },
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static struct at91sam926x_data at91sam9263_data = {
315*4882a593Smuzhiyun .plla_layout = &at91rm9200_pll_layout,
316*4882a593Smuzhiyun .plla_characteristics = &sam9263_pll_characteristics,
317*4882a593Smuzhiyun .pllb_layout = &at91rm9200_pll_layout,
318*4882a593Smuzhiyun .pllb_characteristics = &sam9263_pll_characteristics,
319*4882a593Smuzhiyun .mck_characteristics = &sam9263_mck_characteristics,
320*4882a593Smuzhiyun .sck = at91sam9263_systemck,
321*4882a593Smuzhiyun .num_sck = ARRAY_SIZE(at91sam9263_systemck),
322*4882a593Smuzhiyun .pck = at91sam9263_periphck,
323*4882a593Smuzhiyun .num_pck = ARRAY_SIZE(at91sam9263_periphck),
324*4882a593Smuzhiyun .num_progck = 4,
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
at91sam926x_pmc_setup(struct device_node * np,struct at91sam926x_data * data)327*4882a593Smuzhiyun static void __init at91sam926x_pmc_setup(struct device_node *np,
328*4882a593Smuzhiyun struct at91sam926x_data *data)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun const char *slowxtal_name, *mainxtal_name;
331*4882a593Smuzhiyun struct pmc_data *at91sam9260_pmc;
332*4882a593Smuzhiyun u32 usb_div[] = { 1, 2, 4, 0 };
333*4882a593Smuzhiyun const char *parent_names[6];
334*4882a593Smuzhiyun const char *slck_name;
335*4882a593Smuzhiyun struct regmap *regmap;
336*4882a593Smuzhiyun struct clk_hw *hw;
337*4882a593Smuzhiyun int i;
338*4882a593Smuzhiyun bool bypass;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun i = of_property_match_string(np, "clock-names", "slow_xtal");
341*4882a593Smuzhiyun if (i < 0)
342*4882a593Smuzhiyun return;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun slowxtal_name = of_clk_get_parent_name(np, i);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun i = of_property_match_string(np, "clock-names", "main_xtal");
347*4882a593Smuzhiyun if (i < 0)
348*4882a593Smuzhiyun return;
349*4882a593Smuzhiyun mainxtal_name = of_clk_get_parent_name(np, i);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun regmap = device_node_to_regmap(np);
352*4882a593Smuzhiyun if (IS_ERR(regmap))
353*4882a593Smuzhiyun return;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun at91sam9260_pmc = pmc_data_allocate(PMC_PLLBCK + 1,
356*4882a593Smuzhiyun ndck(data->sck, data->num_sck),
357*4882a593Smuzhiyun ndck(data->pck, data->num_pck),
358*4882a593Smuzhiyun 0, data->num_progck);
359*4882a593Smuzhiyun if (!at91sam9260_pmc)
360*4882a593Smuzhiyun return;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun bypass = of_property_read_bool(np, "atmel,osc-bypass");
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun hw = at91_clk_register_main_osc(regmap, "main_osc", mainxtal_name,
365*4882a593Smuzhiyun bypass);
366*4882a593Smuzhiyun if (IS_ERR(hw))
367*4882a593Smuzhiyun goto err_free;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun hw = at91_clk_register_rm9200_main(regmap, "mainck", "main_osc");
370*4882a593Smuzhiyun if (IS_ERR(hw))
371*4882a593Smuzhiyun goto err_free;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun at91sam9260_pmc->chws[PMC_MAIN] = hw;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (data->has_slck) {
376*4882a593Smuzhiyun hw = clk_hw_register_fixed_rate_with_accuracy(NULL,
377*4882a593Smuzhiyun "slow_rc_osc",
378*4882a593Smuzhiyun NULL, 0, 32768,
379*4882a593Smuzhiyun 50000000);
380*4882a593Smuzhiyun if (IS_ERR(hw))
381*4882a593Smuzhiyun goto err_free;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun parent_names[0] = "slow_rc_osc";
384*4882a593Smuzhiyun parent_names[1] = "slow_xtal";
385*4882a593Smuzhiyun hw = at91_clk_register_sam9260_slow(regmap, "slck",
386*4882a593Smuzhiyun parent_names, 2);
387*4882a593Smuzhiyun if (IS_ERR(hw))
388*4882a593Smuzhiyun goto err_free;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun at91sam9260_pmc->chws[PMC_SLOW] = hw;
391*4882a593Smuzhiyun slck_name = "slck";
392*4882a593Smuzhiyun } else {
393*4882a593Smuzhiyun slck_name = slowxtal_name;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun hw = at91_clk_register_pll(regmap, "pllack", "mainck", 0,
397*4882a593Smuzhiyun data->plla_layout,
398*4882a593Smuzhiyun data->plla_characteristics);
399*4882a593Smuzhiyun if (IS_ERR(hw))
400*4882a593Smuzhiyun goto err_free;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun at91sam9260_pmc->chws[PMC_PLLACK] = hw;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun hw = at91_clk_register_pll(regmap, "pllbck", "mainck", 1,
405*4882a593Smuzhiyun data->pllb_layout,
406*4882a593Smuzhiyun data->pllb_characteristics);
407*4882a593Smuzhiyun if (IS_ERR(hw))
408*4882a593Smuzhiyun goto err_free;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun at91sam9260_pmc->chws[PMC_PLLBCK] = hw;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun parent_names[0] = slck_name;
413*4882a593Smuzhiyun parent_names[1] = "mainck";
414*4882a593Smuzhiyun parent_names[2] = "pllack";
415*4882a593Smuzhiyun parent_names[3] = "pllbck";
416*4882a593Smuzhiyun hw = at91_clk_register_master(regmap, "masterck", 4, parent_names,
417*4882a593Smuzhiyun &at91rm9200_master_layout,
418*4882a593Smuzhiyun data->mck_characteristics);
419*4882a593Smuzhiyun if (IS_ERR(hw))
420*4882a593Smuzhiyun goto err_free;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun at91sam9260_pmc->chws[PMC_MCK] = hw;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun hw = at91rm9200_clk_register_usb(regmap, "usbck", "pllbck", usb_div);
425*4882a593Smuzhiyun if (IS_ERR(hw))
426*4882a593Smuzhiyun goto err_free;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun parent_names[0] = slck_name;
429*4882a593Smuzhiyun parent_names[1] = "mainck";
430*4882a593Smuzhiyun parent_names[2] = "pllack";
431*4882a593Smuzhiyun parent_names[3] = "pllbck";
432*4882a593Smuzhiyun for (i = 0; i < data->num_progck; i++) {
433*4882a593Smuzhiyun char name[6];
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun snprintf(name, sizeof(name), "prog%d", i);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun hw = at91_clk_register_programmable(regmap, name,
438*4882a593Smuzhiyun parent_names, 4, i,
439*4882a593Smuzhiyun &at91rm9200_programmable_layout,
440*4882a593Smuzhiyun NULL);
441*4882a593Smuzhiyun if (IS_ERR(hw))
442*4882a593Smuzhiyun goto err_free;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun at91sam9260_pmc->pchws[i] = hw;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun for (i = 0; i < data->num_sck; i++) {
448*4882a593Smuzhiyun hw = at91_clk_register_system(regmap, data->sck[i].n,
449*4882a593Smuzhiyun data->sck[i].p,
450*4882a593Smuzhiyun data->sck[i].id);
451*4882a593Smuzhiyun if (IS_ERR(hw))
452*4882a593Smuzhiyun goto err_free;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun at91sam9260_pmc->shws[data->sck[i].id] = hw;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun for (i = 0; i < data->num_pck; i++) {
458*4882a593Smuzhiyun hw = at91_clk_register_peripheral(regmap,
459*4882a593Smuzhiyun data->pck[i].n,
460*4882a593Smuzhiyun "masterck",
461*4882a593Smuzhiyun data->pck[i].id);
462*4882a593Smuzhiyun if (IS_ERR(hw))
463*4882a593Smuzhiyun goto err_free;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun at91sam9260_pmc->phws[data->pck[i].id] = hw;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun of_clk_add_hw_provider(np, of_clk_hw_pmc_get, at91sam9260_pmc);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun err_free:
473*4882a593Smuzhiyun kfree(at91sam9260_pmc);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
at91sam9260_pmc_setup(struct device_node * np)476*4882a593Smuzhiyun static void __init at91sam9260_pmc_setup(struct device_node *np)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun at91sam926x_pmc_setup(np, &at91sam9260_data);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91sam9260_pmc, "atmel,at91sam9260-pmc",
481*4882a593Smuzhiyun at91sam9260_pmc_setup);
482*4882a593Smuzhiyun
at91sam9261_pmc_setup(struct device_node * np)483*4882a593Smuzhiyun static void __init at91sam9261_pmc_setup(struct device_node *np)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun at91sam926x_pmc_setup(np, &at91sam9261_data);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91sam9261_pmc, "atmel,at91sam9261-pmc",
488*4882a593Smuzhiyun at91sam9261_pmc_setup);
489*4882a593Smuzhiyun
at91sam9263_pmc_setup(struct device_node * np)490*4882a593Smuzhiyun static void __init at91sam9263_pmc_setup(struct device_node *np)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun at91sam926x_pmc_setup(np, &at91sam9263_data);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91sam9263_pmc, "atmel,at91sam9263-pmc",
495*4882a593Smuzhiyun at91sam9263_pmc_setup);
496*4882a593Smuzhiyun
at91sam9g20_pmc_setup(struct device_node * np)497*4882a593Smuzhiyun static void __init at91sam9g20_pmc_setup(struct device_node *np)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun at91sam926x_pmc_setup(np, &at91sam9g20_data);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91sam9g20_pmc, "atmel,at91sam9g20-pmc",
502*4882a593Smuzhiyun at91sam9g20_pmc_setup);
503