xref: /OK3568_Linux_fs/kernel/drivers/clk/at91/at91rm9200.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/clk-provider.h>
3*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
4*4882a593Smuzhiyun #include <linux/slab.h>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <dt-bindings/clock/at91.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "pmc.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun struct sck {
11*4882a593Smuzhiyun 	char *n;
12*4882a593Smuzhiyun 	char *p;
13*4882a593Smuzhiyun 	u8 id;
14*4882a593Smuzhiyun };
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun struct pck {
17*4882a593Smuzhiyun 	char *n;
18*4882a593Smuzhiyun 	u8 id;
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static const struct clk_master_characteristics rm9200_mck_characteristics = {
22*4882a593Smuzhiyun 	.output = { .min = 0, .max = 80000000 },
23*4882a593Smuzhiyun 	.divisors = { 1, 2, 3, 4 },
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static u8 rm9200_pll_out[] = { 0, 2 };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static const struct clk_range rm9200_pll_outputs[] = {
29*4882a593Smuzhiyun 	{ .min = 80000000, .max = 160000000 },
30*4882a593Smuzhiyun 	{ .min = 150000000, .max = 180000000 },
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static const struct clk_pll_characteristics rm9200_pll_characteristics = {
34*4882a593Smuzhiyun 	.input = { .min = 1000000, .max = 32000000 },
35*4882a593Smuzhiyun 	.num_output = ARRAY_SIZE(rm9200_pll_outputs),
36*4882a593Smuzhiyun 	.output = rm9200_pll_outputs,
37*4882a593Smuzhiyun 	.out = rm9200_pll_out,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static const struct sck at91rm9200_systemck[] = {
41*4882a593Smuzhiyun 	{ .n = "udpck", .p = "usbck",    .id = 1 },
42*4882a593Smuzhiyun 	{ .n = "uhpck", .p = "usbck",    .id = 4 },
43*4882a593Smuzhiyun 	{ .n = "pck0",  .p = "prog0",    .id = 8 },
44*4882a593Smuzhiyun 	{ .n = "pck1",  .p = "prog1",    .id = 9 },
45*4882a593Smuzhiyun 	{ .n = "pck2",  .p = "prog2",    .id = 10 },
46*4882a593Smuzhiyun 	{ .n = "pck3",  .p = "prog3",    .id = 11 },
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static const struct pck at91rm9200_periphck[] = {
50*4882a593Smuzhiyun 	{ .n = "pioA_clk",   .id = 2 },
51*4882a593Smuzhiyun 	{ .n = "pioB_clk",   .id = 3 },
52*4882a593Smuzhiyun 	{ .n = "pioC_clk",   .id = 4 },
53*4882a593Smuzhiyun 	{ .n = "pioD_clk",   .id = 5 },
54*4882a593Smuzhiyun 	{ .n = "usart0_clk", .id = 6 },
55*4882a593Smuzhiyun 	{ .n = "usart1_clk", .id = 7 },
56*4882a593Smuzhiyun 	{ .n = "usart2_clk", .id = 8 },
57*4882a593Smuzhiyun 	{ .n = "usart3_clk", .id = 9 },
58*4882a593Smuzhiyun 	{ .n = "mci0_clk",   .id = 10 },
59*4882a593Smuzhiyun 	{ .n = "udc_clk",    .id = 11 },
60*4882a593Smuzhiyun 	{ .n = "twi0_clk",   .id = 12 },
61*4882a593Smuzhiyun 	{ .n = "spi0_clk",   .id = 13 },
62*4882a593Smuzhiyun 	{ .n = "ssc0_clk",   .id = 14 },
63*4882a593Smuzhiyun 	{ .n = "ssc1_clk",   .id = 15 },
64*4882a593Smuzhiyun 	{ .n = "ssc2_clk",   .id = 16 },
65*4882a593Smuzhiyun 	{ .n = "tc0_clk",    .id = 17 },
66*4882a593Smuzhiyun 	{ .n = "tc1_clk",    .id = 18 },
67*4882a593Smuzhiyun 	{ .n = "tc2_clk",    .id = 19 },
68*4882a593Smuzhiyun 	{ .n = "tc3_clk",    .id = 20 },
69*4882a593Smuzhiyun 	{ .n = "tc4_clk",    .id = 21 },
70*4882a593Smuzhiyun 	{ .n = "tc5_clk",    .id = 22 },
71*4882a593Smuzhiyun 	{ .n = "ohci_clk",   .id = 23 },
72*4882a593Smuzhiyun 	{ .n = "macb0_clk",  .id = 24 },
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
at91rm9200_pmc_setup(struct device_node * np)75*4882a593Smuzhiyun static void __init at91rm9200_pmc_setup(struct device_node *np)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	const char *slowxtal_name, *mainxtal_name;
78*4882a593Smuzhiyun 	struct pmc_data *at91rm9200_pmc;
79*4882a593Smuzhiyun 	u32 usb_div[] = { 1, 2, 0, 0 };
80*4882a593Smuzhiyun 	const char *parent_names[6];
81*4882a593Smuzhiyun 	struct regmap *regmap;
82*4882a593Smuzhiyun 	struct clk_hw *hw;
83*4882a593Smuzhiyun 	int i;
84*4882a593Smuzhiyun 	bool bypass;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	i = of_property_match_string(np, "clock-names", "slow_xtal");
87*4882a593Smuzhiyun 	if (i < 0)
88*4882a593Smuzhiyun 		return;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	slowxtal_name = of_clk_get_parent_name(np, i);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	i = of_property_match_string(np, "clock-names", "main_xtal");
93*4882a593Smuzhiyun 	if (i < 0)
94*4882a593Smuzhiyun 		return;
95*4882a593Smuzhiyun 	mainxtal_name = of_clk_get_parent_name(np, i);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	regmap = device_node_to_regmap(np);
98*4882a593Smuzhiyun 	if (IS_ERR(regmap))
99*4882a593Smuzhiyun 		return;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	at91rm9200_pmc = pmc_data_allocate(PMC_PLLBCK + 1,
102*4882a593Smuzhiyun 					    nck(at91rm9200_systemck),
103*4882a593Smuzhiyun 					    nck(at91rm9200_periphck), 0, 4);
104*4882a593Smuzhiyun 	if (!at91rm9200_pmc)
105*4882a593Smuzhiyun 		return;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	bypass = of_property_read_bool(np, "atmel,osc-bypass");
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	hw = at91_clk_register_main_osc(regmap, "main_osc", mainxtal_name,
110*4882a593Smuzhiyun 					bypass);
111*4882a593Smuzhiyun 	if (IS_ERR(hw))
112*4882a593Smuzhiyun 		goto err_free;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	hw = at91_clk_register_rm9200_main(regmap, "mainck", "main_osc");
115*4882a593Smuzhiyun 	if (IS_ERR(hw))
116*4882a593Smuzhiyun 		goto err_free;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	at91rm9200_pmc->chws[PMC_MAIN] = hw;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	hw = at91_clk_register_pll(regmap, "pllack", "mainck", 0,
121*4882a593Smuzhiyun 				   &at91rm9200_pll_layout,
122*4882a593Smuzhiyun 				   &rm9200_pll_characteristics);
123*4882a593Smuzhiyun 	if (IS_ERR(hw))
124*4882a593Smuzhiyun 		goto err_free;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	at91rm9200_pmc->chws[PMC_PLLACK] = hw;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	hw = at91_clk_register_pll(regmap, "pllbck", "mainck", 1,
129*4882a593Smuzhiyun 				   &at91rm9200_pll_layout,
130*4882a593Smuzhiyun 				   &rm9200_pll_characteristics);
131*4882a593Smuzhiyun 	if (IS_ERR(hw))
132*4882a593Smuzhiyun 		goto err_free;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	at91rm9200_pmc->chws[PMC_PLLBCK] = hw;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	parent_names[0] = slowxtal_name;
137*4882a593Smuzhiyun 	parent_names[1] = "mainck";
138*4882a593Smuzhiyun 	parent_names[2] = "pllack";
139*4882a593Smuzhiyun 	parent_names[3] = "pllbck";
140*4882a593Smuzhiyun 	hw = at91_clk_register_master(regmap, "masterck", 4, parent_names,
141*4882a593Smuzhiyun 				      &at91rm9200_master_layout,
142*4882a593Smuzhiyun 				      &rm9200_mck_characteristics);
143*4882a593Smuzhiyun 	if (IS_ERR(hw))
144*4882a593Smuzhiyun 		goto err_free;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	at91rm9200_pmc->chws[PMC_MCK] = hw;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	hw = at91rm9200_clk_register_usb(regmap, "usbck", "pllbck", usb_div);
149*4882a593Smuzhiyun 	if (IS_ERR(hw))
150*4882a593Smuzhiyun 		goto err_free;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	parent_names[0] = slowxtal_name;
153*4882a593Smuzhiyun 	parent_names[1] = "mainck";
154*4882a593Smuzhiyun 	parent_names[2] = "pllack";
155*4882a593Smuzhiyun 	parent_names[3] = "pllbck";
156*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
157*4882a593Smuzhiyun 		char name[6];
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		snprintf(name, sizeof(name), "prog%d", i);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 		hw = at91_clk_register_programmable(regmap, name,
162*4882a593Smuzhiyun 						    parent_names, 4, i,
163*4882a593Smuzhiyun 						    &at91rm9200_programmable_layout,
164*4882a593Smuzhiyun 						    NULL);
165*4882a593Smuzhiyun 		if (IS_ERR(hw))
166*4882a593Smuzhiyun 			goto err_free;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 		at91rm9200_pmc->pchws[i] = hw;
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(at91rm9200_systemck); i++) {
172*4882a593Smuzhiyun 		hw = at91_clk_register_system(regmap, at91rm9200_systemck[i].n,
173*4882a593Smuzhiyun 					      at91rm9200_systemck[i].p,
174*4882a593Smuzhiyun 					      at91rm9200_systemck[i].id);
175*4882a593Smuzhiyun 		if (IS_ERR(hw))
176*4882a593Smuzhiyun 			goto err_free;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		at91rm9200_pmc->shws[at91rm9200_systemck[i].id] = hw;
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(at91rm9200_periphck); i++) {
182*4882a593Smuzhiyun 		hw = at91_clk_register_peripheral(regmap,
183*4882a593Smuzhiyun 						  at91rm9200_periphck[i].n,
184*4882a593Smuzhiyun 						  "masterck",
185*4882a593Smuzhiyun 						  at91rm9200_periphck[i].id);
186*4882a593Smuzhiyun 		if (IS_ERR(hw))
187*4882a593Smuzhiyun 			goto err_free;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		at91rm9200_pmc->phws[at91rm9200_periphck[i].id] = hw;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	of_clk_add_hw_provider(np, of_clk_hw_pmc_get, at91rm9200_pmc);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun err_free:
197*4882a593Smuzhiyun 	kfree(at91rm9200_pmc);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun /*
200*4882a593Smuzhiyun  * While the TCB can be used as the clocksource, the system timer is most likely
201*4882a593Smuzhiyun  * to be used instead. However, the pinctrl driver doesn't support probe
202*4882a593Smuzhiyun  * deferring properly. Once this is fixed, this can be switched to a platform
203*4882a593Smuzhiyun  * driver.
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(at91rm9200_pmc, "atmel,at91rm9200-pmc",
206*4882a593Smuzhiyun 		      at91rm9200_pmc_setup);
207