xref: /OK3568_Linux_fs/kernel/drivers/clk/actions/owl-s900.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // OWL S900 SoC clock driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2014 Actions Semi Inc.
6*4882a593Smuzhiyun // Author: David Liu <liuwei@actions-semi.com>
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // Copyright (c) 2018 Linaro Ltd.
9*4882a593Smuzhiyun // Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "owl-common.h"
15*4882a593Smuzhiyun #include "owl-composite.h"
16*4882a593Smuzhiyun #include "owl-divider.h"
17*4882a593Smuzhiyun #include "owl-factor.h"
18*4882a593Smuzhiyun #include "owl-fixed-factor.h"
19*4882a593Smuzhiyun #include "owl-gate.h"
20*4882a593Smuzhiyun #include "owl-mux.h"
21*4882a593Smuzhiyun #include "owl-pll.h"
22*4882a593Smuzhiyun #include "owl-reset.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <dt-bindings/clock/actions,s900-cmu.h>
25*4882a593Smuzhiyun #include <dt-bindings/reset/actions,s900-reset.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define CMU_COREPLL		(0x0000)
28*4882a593Smuzhiyun #define CMU_DEVPLL		(0x0004)
29*4882a593Smuzhiyun #define CMU_DDRPLL		(0x0008)
30*4882a593Smuzhiyun #define CMU_NANDPLL		(0x000C)
31*4882a593Smuzhiyun #define CMU_DISPLAYPLL		(0x0010)
32*4882a593Smuzhiyun #define CMU_AUDIOPLL		(0x0014)
33*4882a593Smuzhiyun #define CMU_TVOUTPLL		(0x0018)
34*4882a593Smuzhiyun #define CMU_BUSCLK		(0x001C)
35*4882a593Smuzhiyun #define CMU_SENSORCLK		(0x0020)
36*4882a593Smuzhiyun #define CMU_LCDCLK		(0x0024)
37*4882a593Smuzhiyun #define CMU_DSICLK		(0x0028)
38*4882a593Smuzhiyun #define CMU_CSICLK		(0x002C)
39*4882a593Smuzhiyun #define CMU_DECLK		(0x0030)
40*4882a593Smuzhiyun #define CMU_BISPCLK		(0x0034)
41*4882a593Smuzhiyun #define CMU_IMXCLK		(0x0038)
42*4882a593Smuzhiyun #define CMU_HDECLK		(0x003C)
43*4882a593Smuzhiyun #define CMU_VDECLK		(0x0040)
44*4882a593Smuzhiyun #define CMU_VCECLK		(0x0044)
45*4882a593Smuzhiyun #define CMU_NANDCCLK		(0x004C)
46*4882a593Smuzhiyun #define CMU_SD0CLK		(0x0050)
47*4882a593Smuzhiyun #define CMU_SD1CLK		(0x0054)
48*4882a593Smuzhiyun #define CMU_SD2CLK		(0x0058)
49*4882a593Smuzhiyun #define CMU_UART0CLK		(0x005C)
50*4882a593Smuzhiyun #define CMU_UART1CLK		(0x0060)
51*4882a593Smuzhiyun #define CMU_UART2CLK		(0x0064)
52*4882a593Smuzhiyun #define CMU_PWM0CLK		(0x0070)
53*4882a593Smuzhiyun #define CMU_PWM1CLK		(0x0074)
54*4882a593Smuzhiyun #define CMU_PWM2CLK		(0x0078)
55*4882a593Smuzhiyun #define CMU_PWM3CLK		(0x007C)
56*4882a593Smuzhiyun #define CMU_USBPLL		(0x0080)
57*4882a593Smuzhiyun #define CMU_ASSISTPLL		(0x0084)
58*4882a593Smuzhiyun #define CMU_EDPCLK		(0x0088)
59*4882a593Smuzhiyun #define CMU_GPU3DCLK		(0x0090)
60*4882a593Smuzhiyun #define CMU_CORECTL		(0x009C)
61*4882a593Smuzhiyun #define CMU_DEVCLKEN0		(0x00A0)
62*4882a593Smuzhiyun #define CMU_DEVCLKEN1		(0x00A4)
63*4882a593Smuzhiyun #define CMU_DEVRST0		(0x00A8)
64*4882a593Smuzhiyun #define CMU_DEVRST1		(0x00AC)
65*4882a593Smuzhiyun #define CMU_UART3CLK		(0x00B0)
66*4882a593Smuzhiyun #define CMU_UART4CLK		(0x00B4)
67*4882a593Smuzhiyun #define CMU_UART5CLK		(0x00B8)
68*4882a593Smuzhiyun #define CMU_UART6CLK		(0x00BC)
69*4882a593Smuzhiyun #define CMU_TLSCLK		(0x00C0)
70*4882a593Smuzhiyun #define CMU_SD3CLK		(0x00C4)
71*4882a593Smuzhiyun #define CMU_PWM4CLK		(0x00C8)
72*4882a593Smuzhiyun #define CMU_PWM5CLK		(0x00CC)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static struct clk_pll_table clk_audio_pll_table[] = {
75*4882a593Smuzhiyun 	{ 0, 45158400 }, { 1, 49152000 },
76*4882a593Smuzhiyun 	{ 0, 0 },
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static struct clk_pll_table clk_edp_pll_table[] = {
80*4882a593Smuzhiyun 	{ 0, 810000000 }, { 1, 135000000 }, { 2, 270000000 },
81*4882a593Smuzhiyun 	{ 0, 0 },
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* pll clocks */
85*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(core_pll_clk, "core_pll_clk", CMU_COREPLL, 24000000, 9, 0, 8, 5, 107, NULL, CLK_IGNORE_UNUSED);
86*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(dev_pll_clk, "dev_pll_clk", CMU_DEVPLL, 6000000, 8, 0, 8, 20, 180, NULL, CLK_IGNORE_UNUSED);
87*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(ddr_pll_clk, "ddr_pll_clk", CMU_DDRPLL, 24000000, 8, 0, 8, 5, 45, NULL, CLK_IGNORE_UNUSED);
88*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(nand_pll_clk, "nand_pll_clk", CMU_NANDPLL, 6000000, 8, 0, 8, 4, 100, NULL, CLK_IGNORE_UNUSED);
89*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(display_pll_clk, "display_pll_clk", CMU_DISPLAYPLL, 6000000, 8, 0, 8, 20, 180, NULL, CLK_IGNORE_UNUSED);
90*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(assist_pll_clk, "assist_pll_clk", CMU_ASSISTPLL, 500000000, 0, 0, 0, 0, 0, NULL, CLK_IGNORE_UNUSED);
91*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(audio_pll_clk, "audio_pll_clk", CMU_AUDIOPLL, 0, 4, 0, 1, 0, 0, clk_audio_pll_table, CLK_IGNORE_UNUSED);
92*4882a593Smuzhiyun static OWL_PLL(edp_pll_clk, "edp_pll_clk", "edp24M_clk", CMU_EDPCLK, 0, 9, 0, 2, 0, 0, clk_edp_pll_table, CLK_IGNORE_UNUSED);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const char *cpu_clk_mux_p[] = { "losc", "hosc", "core_pll_clk", };
95*4882a593Smuzhiyun static const char *dev_clk_p[] = { "hosc", "dev_pll_clk", };
96*4882a593Smuzhiyun static const char *noc_clk_mux_p[] = { "dev_clk", "assist_pll_clk", };
97*4882a593Smuzhiyun static const char *dmm_clk_mux_p[] = { "dev_clk", "nand_pll_clk", "assist_pll_clk", "ddr_clk_src", };
98*4882a593Smuzhiyun static const char *bisp_clk_mux_p[] = { "assist_pll_clk", "dev_clk", };
99*4882a593Smuzhiyun static const char *csi_clk_mux_p[] = { "display_pll_clk", "dev_clk", };
100*4882a593Smuzhiyun static const char *de_clk_mux_p[] = { "assist_pll_clk", "dev_clk", };
101*4882a593Smuzhiyun static const char *gpu_clk_mux_p[] = { "dev_clk", "display_pll_clk", "ddr_clk_src", };
102*4882a593Smuzhiyun static const char *hde_clk_mux_p[] = { "dev_clk", "display_pll_clk", "ddr_clk_src", };
103*4882a593Smuzhiyun static const char *imx_clk_mux_p[] = { "assist_pll_clk", "dev_clk", };
104*4882a593Smuzhiyun static const char *lcd_clk_mux_p[] = { "display_pll_clk", "nand_pll_clk", };
105*4882a593Smuzhiyun static const char *nand_clk_mux_p[] = { "dev_clk", "nand_pll_clk", };
106*4882a593Smuzhiyun static const char *sd_clk_mux_p[] = { "dev_clk", "nand_pll_clk", };
107*4882a593Smuzhiyun static const char *sensor_clk_mux_p[] = { "hosc", "bisp_clk", };
108*4882a593Smuzhiyun static const char *uart_clk_mux_p[] = { "hosc", "dev_pll_clk", };
109*4882a593Smuzhiyun static const char *vce_clk_mux_p[] = { "dev_clk", "display_pll_clk", "assist_pll_clk", "ddr_clk_src", };
110*4882a593Smuzhiyun static const char *i2s_clk_mux_p[] = { "audio_pll_clk", };
111*4882a593Smuzhiyun static const char *edp_clk_mux_p[] = { "assist_pll_clk", "display_pll_clk", };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* mux clocks */
114*4882a593Smuzhiyun static OWL_MUX(cpu_clk, "cpu_clk", cpu_clk_mux_p, CMU_BUSCLK, 0, 2, CLK_SET_RATE_PARENT);
115*4882a593Smuzhiyun static OWL_MUX(dev_clk, "dev_clk", dev_clk_p, CMU_DEVPLL, 12, 1, CLK_SET_RATE_PARENT);
116*4882a593Smuzhiyun static OWL_MUX(noc_clk_mux, "noc_clk_mux", noc_clk_mux_p, CMU_BUSCLK, 7, 1, CLK_SET_RATE_PARENT);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static struct clk_div_table nand_div_table[] = {
119*4882a593Smuzhiyun 	{ 0, 1 }, { 1, 2 }, { 2, 4 }, { 3, 6 },
120*4882a593Smuzhiyun 	{ 4, 8 }, { 5, 10 }, { 6, 12 }, { 7, 14 },
121*4882a593Smuzhiyun 	{ 8, 16 }, { 9, 18 }, { 10, 20 }, { 11, 22 },
122*4882a593Smuzhiyun 	{ 12, 24 }, { 13, 26 }, { 14, 28 }, { 15, 30 },
123*4882a593Smuzhiyun 	{ 0, 0 },
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static struct clk_div_table apb_div_table[] = {
127*4882a593Smuzhiyun 	{ 1, 2 }, { 2, 3 }, { 3, 4 },
128*4882a593Smuzhiyun 	{ 0, 0 },
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static struct clk_div_table eth_mac_div_table[] = {
132*4882a593Smuzhiyun 	{ 0, 2 }, { 1, 4 },
133*4882a593Smuzhiyun 	{ 0, 0 },
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static struct clk_div_table rmii_ref_div_table[] = {
137*4882a593Smuzhiyun 	{ 0, 4 },	  { 1, 10 },
138*4882a593Smuzhiyun 	{ 0, 0 },
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static struct clk_div_table usb3_mac_div_table[] = {
142*4882a593Smuzhiyun 	{ 1, 2 }, { 2, 3 }, { 3, 4 },
143*4882a593Smuzhiyun 	{ 0, 0 }
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static struct clk_div_table i2s_div_table[] = {
147*4882a593Smuzhiyun 	{ 0, 1 }, { 1, 2 }, { 2, 3 }, { 3, 4 },
148*4882a593Smuzhiyun 	{ 4, 6 }, { 5, 8 }, { 6, 12 }, { 7, 16 },
149*4882a593Smuzhiyun 	{ 8, 24 },
150*4882a593Smuzhiyun 	{ 0, 0 },
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static struct clk_div_table hdmia_div_table[] = {
154*4882a593Smuzhiyun 	{ 0, 1 }, { 1, 2 }, { 2, 3 }, { 3, 4 },
155*4882a593Smuzhiyun 	{ 4, 6 }, { 5, 8 }, { 6, 12 }, { 7, 16 },
156*4882a593Smuzhiyun 	{ 8, 24 },
157*4882a593Smuzhiyun 	{ 0, 0 },
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* divider clocks */
161*4882a593Smuzhiyun static OWL_DIVIDER(noc_clk_div, "noc_clk_div", "noc_clk", CMU_BUSCLK, 19, 1, NULL, 0, 0);
162*4882a593Smuzhiyun static OWL_DIVIDER(ahb_clk, "ahb_clk", "noc_clk_div", CMU_BUSCLK, 4, 1, NULL, 0, 0);
163*4882a593Smuzhiyun static OWL_DIVIDER(apb_clk, "apb_clk", "ahb_clk", CMU_BUSCLK, 8, 2, apb_div_table, 0, 0);
164*4882a593Smuzhiyun static OWL_DIVIDER(usb3_mac_clk, "usb3_mac_clk", "assist_pll_clk", CMU_ASSISTPLL, 12, 2, usb3_mac_div_table, 0, 0);
165*4882a593Smuzhiyun static OWL_DIVIDER(rmii_ref_clk, "rmii_ref_clk", "assist_pll_clk", CMU_ASSISTPLL, 8, 1, rmii_ref_div_table, 0, 0);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static struct clk_factor_table sd_factor_table[] = {
168*4882a593Smuzhiyun 	/* bit0 ~ 4 */
169*4882a593Smuzhiyun 	{ 0, 1, 1 }, { 1, 1, 2 }, { 2, 1, 3 }, { 3, 1, 4 },
170*4882a593Smuzhiyun 	{ 4, 1, 5 }, { 5, 1, 6 }, { 6, 1, 7 }, { 7, 1, 8 },
171*4882a593Smuzhiyun 	{ 8, 1, 9 }, { 9, 1, 10 }, { 10, 1, 11 }, { 11, 1, 12 },
172*4882a593Smuzhiyun 	{ 12, 1, 13 }, { 13, 1, 14 }, { 14, 1, 15 }, { 15, 1, 16 },
173*4882a593Smuzhiyun 	{ 16, 1, 17 }, { 17, 1, 18 }, { 18, 1, 19 }, { 19, 1, 20 },
174*4882a593Smuzhiyun 	{ 20, 1, 21 }, { 21, 1, 22 }, { 22, 1, 23 }, { 23, 1, 24 },
175*4882a593Smuzhiyun 	{ 24, 1, 25 }, { 25, 1, 26 }, { 26, 1, 27 }, { 27, 1, 28 },
176*4882a593Smuzhiyun 	{ 28, 1, 29 }, { 29, 1, 30 }, { 30, 1, 31 }, { 31, 1, 32 },
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* bit8: /128 */
179*4882a593Smuzhiyun 	{ 256, 1, 1 * 128 }, { 257, 1, 2 * 128 }, { 258, 1, 3 * 128 }, { 259, 1, 4 * 128 },
180*4882a593Smuzhiyun 	{ 260, 1, 5 * 128 }, { 261, 1, 6 * 128 }, { 262, 1, 7 * 128 }, { 263, 1, 8 * 128 },
181*4882a593Smuzhiyun 	{ 264, 1, 9 * 128 }, { 265, 1, 10 * 128 }, { 266, 1, 11 * 128 }, { 267, 1, 12 * 128 },
182*4882a593Smuzhiyun 	{ 268, 1, 13 * 128 }, { 269, 1, 14 * 128 }, { 270, 1, 15 * 128 }, { 271, 1, 16 * 128 },
183*4882a593Smuzhiyun 	{ 272, 1, 17 * 128 }, { 273, 1, 18 * 128 }, { 274, 1, 19 * 128 }, { 275, 1, 20 * 128 },
184*4882a593Smuzhiyun 	{ 276, 1, 21 * 128 }, { 277, 1, 22 * 128 }, { 278, 1, 23 * 128 }, { 279, 1, 24 * 128 },
185*4882a593Smuzhiyun 	{ 280, 1, 25 * 128 }, { 281, 1, 26 * 128 }, { 282, 1, 27 * 128 }, { 283, 1, 28 * 128 },
186*4882a593Smuzhiyun 	{ 284, 1, 29 * 128 }, { 285, 1, 30 * 128 }, { 286, 1, 31 * 128 }, { 287, 1, 32 * 128 },
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	{ 0, 0 },
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static struct clk_factor_table dmm_factor_table[] = {
192*4882a593Smuzhiyun 	{ 0, 1, 1 }, { 1, 2, 3 }, { 2, 1, 2 }, { 3, 1, 3 },
193*4882a593Smuzhiyun 	{ 4, 1, 4 },
194*4882a593Smuzhiyun 	{ 0, 0, 0 },
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static struct clk_factor_table noc_factor_table[] = {
198*4882a593Smuzhiyun 	{ 0, 1, 1 },   { 1, 2, 3 }, { 2, 1, 2 }, { 3, 1, 3 }, { 4, 1, 4 },
199*4882a593Smuzhiyun 	{ 0, 0, 0 },
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static struct clk_factor_table bisp_factor_table[] = {
203*4882a593Smuzhiyun 	{ 0, 1, 1 }, { 1, 2, 3 }, { 2, 1, 2 }, { 3, 2, 5 },
204*4882a593Smuzhiyun 	{ 4, 1, 3 }, { 5, 1, 4 }, { 6, 1, 6 }, { 7, 1, 8 },
205*4882a593Smuzhiyun 	{ 0, 0, 0 },
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /* factor clocks */
209*4882a593Smuzhiyun static OWL_FACTOR(noc_clk, "noc_clk", "noc_clk_mux", CMU_BUSCLK, 16, 3, noc_factor_table, 0, 0);
210*4882a593Smuzhiyun static OWL_FACTOR(de_clk1, "de_clk1", "de_clk", CMU_DECLK, 0, 3, bisp_factor_table, 0, 0);
211*4882a593Smuzhiyun static OWL_FACTOR(de_clk2, "de_clk2", "de_clk", CMU_DECLK, 4, 3, bisp_factor_table, 0, 0);
212*4882a593Smuzhiyun static OWL_FACTOR(de_clk3, "de_clk3", "de_clk", CMU_DECLK, 8, 3, bisp_factor_table, 0, 0);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /* gate clocks */
215*4882a593Smuzhiyun static OWL_GATE(gpio_clk, "gpio_clk", "apb_clk", CMU_DEVCLKEN0, 18, 0, 0);
216*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(gpu_clk, "gpu_clk", CMU_DEVCLKEN0, 30, 0, 0);
217*4882a593Smuzhiyun static OWL_GATE(dmac_clk, "dmac_clk", "noc_clk_div", CMU_DEVCLKEN0, 1, 0, 0);
218*4882a593Smuzhiyun static OWL_GATE(timer_clk, "timer_clk", "hosc", CMU_DEVCLKEN1, 27, 0, 0);
219*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(dsi_clk, "dsi_clk", CMU_DEVCLKEN0, 12, 0, 0);
220*4882a593Smuzhiyun static OWL_GATE(ddr0_clk, "ddr0_clk", "ddr_pll_clk", CMU_DEVCLKEN0, 31, 0, CLK_IGNORE_UNUSED);
221*4882a593Smuzhiyun static OWL_GATE(ddr1_clk, "ddr1_clk", "ddr_pll_clk", CMU_DEVCLKEN0, 29, 0, CLK_IGNORE_UNUSED);
222*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(usb3_480mpll0_clk, "usb3_480mpll0_clk", CMU_USBPLL, 3, 0, 0);
223*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(usb3_480mphy0_clk, "usb3_480mphy0_clk", CMU_USBPLL, 2, 0, 0);
224*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(usb3_5gphy_clk, "usb3_5gphy_clk", CMU_USBPLL, 1, 0, 0);
225*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(usb3_cce_clk, "usb3_cce_clk", CMU_USBPLL, 0, 0, 0);
226*4882a593Smuzhiyun static OWL_GATE(edp24M_clk, "edp24M_clk", "diff24M", CMU_EDPCLK, 8, 0, 0);
227*4882a593Smuzhiyun static OWL_GATE(edp_link_clk, "edp_link_clk", "edp_pll_clk", CMU_DEVCLKEN0, 10, 0, 0);
228*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(usbh0_pllen_clk, "usbh0_pllen_clk", CMU_USBPLL, 12, 0, 0);
229*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(usbh0_phy_clk, "usbh0_phy_clk", CMU_USBPLL, 10, 0, 0);
230*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(usbh0_cce_clk, "usbh0_cce_clk", CMU_USBPLL, 8, 0, 0);
231*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(usbh1_pllen_clk, "usbh1_pllen_clk", CMU_USBPLL, 13, 0, 0);
232*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(usbh1_phy_clk, "usbh1_phy_clk", CMU_USBPLL, 11, 0, 0);
233*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(usbh1_cce_clk, "usbh1_cce_clk", CMU_USBPLL, 9, 0, 0);
234*4882a593Smuzhiyun static OWL_GATE(spi0_clk, "spi0_clk", "ahb_clk", CMU_DEVCLKEN1, 10, 0, CLK_IGNORE_UNUSED);
235*4882a593Smuzhiyun static OWL_GATE(spi1_clk, "spi1_clk", "ahb_clk", CMU_DEVCLKEN1, 11, 0, CLK_IGNORE_UNUSED);
236*4882a593Smuzhiyun static OWL_GATE(spi2_clk, "spi2_clk", "ahb_clk", CMU_DEVCLKEN1, 12, 0, CLK_IGNORE_UNUSED);
237*4882a593Smuzhiyun static OWL_GATE(spi3_clk, "spi3_clk", "ahb_clk", CMU_DEVCLKEN1, 13, 0, CLK_IGNORE_UNUSED);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /* composite clocks */
240*4882a593Smuzhiyun static OWL_COMP_FACTOR(bisp_clk, "bisp_clk", bisp_clk_mux_p,
241*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_BISPCLK, 4, 1),
242*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 14, 0),
243*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_BISPCLK, 0, 3, 0, bisp_factor_table),
244*4882a593Smuzhiyun 			0);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun static OWL_COMP_DIV(csi0_clk, "csi0_clk", csi_clk_mux_p,
247*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_CSICLK, 4, 1),
248*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 13, 0),
249*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_CSICLK, 0, 4, 0, NULL),
250*4882a593Smuzhiyun 			0);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static OWL_COMP_DIV(csi1_clk, "csi1_clk", csi_clk_mux_p,
253*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_CSICLK, 20, 1),
254*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 15, 0),
255*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_CSICLK, 16, 4, 0, NULL),
256*4882a593Smuzhiyun 			0);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static OWL_COMP_PASS(de_clk, "de_clk", de_clk_mux_p,
259*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_DECLK, 12, 1),
260*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 8, 0),
261*4882a593Smuzhiyun 			0);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static OWL_COMP_FACTOR(dmm_clk, "dmm_clk", dmm_clk_mux_p,
264*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_BUSCLK, 10, 2),
265*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 19, 0),
266*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_BUSCLK, 12, 3, 0, dmm_factor_table),
267*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun static OWL_COMP_FACTOR(edp_clk, "edp_clk", edp_clk_mux_p,
270*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_EDPCLK, 19, 1),
271*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 10, 0),
272*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_EDPCLK, 16, 3, 0, bisp_factor_table),
273*4882a593Smuzhiyun 			0);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static OWL_COMP_DIV_FIXED(eth_mac_clk, "eth_mac_clk", "assist_pll_clk",
276*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 22, 0),
277*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_ASSISTPLL, 10, 1, 0, eth_mac_div_table),
278*4882a593Smuzhiyun 			0);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun static OWL_COMP_FACTOR(gpu_core_clk, "gpu_core_clk", gpu_clk_mux_p,
281*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_GPU3DCLK, 4, 2),
282*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_GPU3DCLK, 15, 0),
283*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_GPU3DCLK, 0, 3, 0, bisp_factor_table),
284*4882a593Smuzhiyun 			0);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static OWL_COMP_FACTOR(gpu_mem_clk, "gpu_mem_clk", gpu_clk_mux_p,
287*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_GPU3DCLK, 20, 2),
288*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_GPU3DCLK, 14, 0),
289*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_GPU3DCLK, 16, 3, 0, bisp_factor_table),
290*4882a593Smuzhiyun 			0);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun static OWL_COMP_FACTOR(gpu_sys_clk, "gpu_sys_clk", gpu_clk_mux_p,
293*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_GPU3DCLK, 28, 2),
294*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_GPU3DCLK, 13, 0),
295*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_GPU3DCLK, 24, 3, 0, bisp_factor_table),
296*4882a593Smuzhiyun 			0);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun static OWL_COMP_FACTOR(hde_clk, "hde_clk", hde_clk_mux_p,
299*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_HDECLK, 4, 2),
300*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 27, 0),
301*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_HDECLK, 0, 3, 0, bisp_factor_table),
302*4882a593Smuzhiyun 			0);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static OWL_COMP_DIV(hdmia_clk, "hdmia_clk", i2s_clk_mux_p,
305*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_AUDIOPLL, 24, 1),
306*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 22, 0),
307*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_AUDIOPLL, 24, 4, 0, hdmia_div_table),
308*4882a593Smuzhiyun 			0);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun static OWL_COMP_FIXED_FACTOR(i2c0_clk, "i2c0_clk", "assist_pll_clk",
311*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 14, 0),
312*4882a593Smuzhiyun 			1, 5, 0);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static OWL_COMP_FIXED_FACTOR(i2c1_clk, "i2c1_clk", "assist_pll_clk",
315*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 15, 0),
316*4882a593Smuzhiyun 			1, 5, 0);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static OWL_COMP_FIXED_FACTOR(i2c2_clk, "i2c2_clk", "assist_pll_clk",
319*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 30, 0),
320*4882a593Smuzhiyun 			1, 5, 0);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun static OWL_COMP_FIXED_FACTOR(i2c3_clk, "i2c3_clk", "assist_pll_clk",
323*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 31, 0),
324*4882a593Smuzhiyun 			1, 5, 0);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static OWL_COMP_FIXED_FACTOR(i2c4_clk, "i2c4_clk", "assist_pll_clk",
327*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 17, 0),
328*4882a593Smuzhiyun 			1, 5, 0);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static OWL_COMP_FIXED_FACTOR(i2c5_clk, "i2c5_clk", "assist_pll_clk",
331*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 1, 0),
332*4882a593Smuzhiyun 			1, 5, 0);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static OWL_COMP_DIV(i2srx_clk, "i2srx_clk", i2s_clk_mux_p,
335*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_AUDIOPLL, 24, 1),
336*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 21, 0),
337*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_AUDIOPLL, 20, 4, 0, i2s_div_table),
338*4882a593Smuzhiyun 			0);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static OWL_COMP_DIV(i2stx_clk, "i2stx_clk", i2s_clk_mux_p,
341*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_AUDIOPLL, 24, 1),
342*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 20, 0),
343*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_AUDIOPLL, 16, 4, 0, i2s_div_table),
344*4882a593Smuzhiyun 			0);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static OWL_COMP_FACTOR(imx_clk, "imx_clk", imx_clk_mux_p,
347*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_IMXCLK, 4, 1),
348*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 17, 0),
349*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_IMXCLK, 0, 3, 0, bisp_factor_table),
350*4882a593Smuzhiyun 			0);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static OWL_COMP_DIV(lcd_clk, "lcd_clk", lcd_clk_mux_p,
353*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_LCDCLK, 12, 2),
354*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 9, 0),
355*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_LCDCLK, 0, 5, 0, NULL),
356*4882a593Smuzhiyun 			0);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static OWL_COMP_DIV(nand0_clk, "nand0_clk", nand_clk_mux_p,
359*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_NANDCCLK, 8, 1),
360*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 4, 0),
361*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_NANDCCLK, 0, 4, 0, nand_div_table),
362*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static OWL_COMP_DIV(nand1_clk, "nand1_clk", nand_clk_mux_p,
365*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_NANDCCLK, 24, 1),
366*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 11, 0),
367*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_NANDCCLK, 16, 4, 0, nand_div_table),
368*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun static OWL_COMP_DIV_FIXED(pwm0_clk, "pwm0_clk", "hosc",
371*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 23, 0),
372*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_PWM0CLK, 0, 6, 0, NULL),
373*4882a593Smuzhiyun 			0);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun static OWL_COMP_DIV_FIXED(pwm1_clk, "pwm1_clk", "hosc",
376*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 24, 0),
377*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_PWM1CLK, 0, 6, 0, NULL),
378*4882a593Smuzhiyun 			0);
379*4882a593Smuzhiyun /*
380*4882a593Smuzhiyun  * pwm2 may be for backlight, do not gate it
381*4882a593Smuzhiyun  * even it is "unused", because it may be
382*4882a593Smuzhiyun  * enabled at boot stage, and in kernel, driver
383*4882a593Smuzhiyun  * has no effective method to know the real status,
384*4882a593Smuzhiyun  * so, the best way is keeping it as what it was.
385*4882a593Smuzhiyun  */
386*4882a593Smuzhiyun static OWL_COMP_DIV_FIXED(pwm2_clk, "pwm2_clk", "hosc",
387*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 25, 0),
388*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_PWM2CLK, 0, 6, 0, NULL),
389*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun static OWL_COMP_DIV_FIXED(pwm3_clk, "pwm3_clk", "hosc",
392*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 26, 0),
393*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_PWM3CLK, 0, 6, 0, NULL),
394*4882a593Smuzhiyun 			0);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static OWL_COMP_DIV_FIXED(pwm4_clk, "pwm4_clk", "hosc",
397*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 4, 0),
398*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_PWM4CLK, 0, 6, 0, NULL),
399*4882a593Smuzhiyun 			0);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun static OWL_COMP_DIV_FIXED(pwm5_clk, "pwm5_clk", "hosc",
402*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 5, 0),
403*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_PWM5CLK, 0, 6, 0, NULL),
404*4882a593Smuzhiyun 			0);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun static OWL_COMP_FACTOR(sd0_clk, "sd0_clk", sd_clk_mux_p,
407*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_SD0CLK, 9, 1),
408*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 5, 0),
409*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_SD0CLK, 0, 9, 0, sd_factor_table),
410*4882a593Smuzhiyun 			0);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static OWL_COMP_FACTOR(sd1_clk, "sd1_clk", sd_clk_mux_p,
413*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_SD1CLK, 9, 1),
414*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 6, 0),
415*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_SD1CLK, 0, 9, 0, sd_factor_table),
416*4882a593Smuzhiyun 			0);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun static OWL_COMP_FACTOR(sd2_clk, "sd2_clk", sd_clk_mux_p,
419*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_SD2CLK, 9, 1),
420*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 7, 0),
421*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_SD2CLK, 0, 9, 0, sd_factor_table),
422*4882a593Smuzhiyun 			0);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun static OWL_COMP_FACTOR(sd3_clk, "sd3_clk", sd_clk_mux_p,
425*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_SD3CLK, 9, 1),
426*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 16, 0),
427*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_SD3CLK, 0, 9, 0, sd_factor_table),
428*4882a593Smuzhiyun 			0);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static OWL_COMP_DIV(sensor_clk, "sensor_clk", sensor_clk_mux_p,
431*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_SENSORCLK, 4, 1),
432*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 14, 0),
433*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_SENSORCLK, 0, 4, 0, NULL),
434*4882a593Smuzhiyun 			0);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun static OWL_COMP_DIV_FIXED(speed_sensor_clk, "speed_sensor_clk",
437*4882a593Smuzhiyun 			"hosc",
438*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 0, 0),
439*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_TLSCLK, 0, 4, CLK_DIVIDER_POWER_OF_TWO, NULL),
440*4882a593Smuzhiyun 			0);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static OWL_COMP_DIV_FIXED(thermal_sensor_clk, "thermal_sensor_clk",
443*4882a593Smuzhiyun 			"hosc",
444*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 2, 0),
445*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_TLSCLK, 8, 4, CLK_DIVIDER_POWER_OF_TWO, NULL),
446*4882a593Smuzhiyun 			0);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun static OWL_COMP_DIV(uart0_clk, "uart0_clk", uart_clk_mux_p,
449*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_UART0CLK, 16, 1),
450*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 6, 0),
451*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_UART0CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
452*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static OWL_COMP_DIV(uart1_clk, "uart1_clk", uart_clk_mux_p,
455*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_UART1CLK, 16, 1),
456*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 7, 0),
457*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_UART1CLK, 1, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
458*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun static OWL_COMP_DIV(uart2_clk, "uart2_clk", uart_clk_mux_p,
461*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_UART2CLK, 16, 1),
462*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 8, 0),
463*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_UART2CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
464*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun static OWL_COMP_DIV(uart3_clk, "uart3_clk", uart_clk_mux_p,
467*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_UART3CLK, 16, 1),
468*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 19, 0),
469*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_UART3CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
470*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun static OWL_COMP_DIV(uart4_clk, "uart4_clk", uart_clk_mux_p,
473*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_UART4CLK, 16, 1),
474*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 20, 0),
475*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_UART4CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
476*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static OWL_COMP_DIV(uart5_clk, "uart5_clk", uart_clk_mux_p,
479*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_UART5CLK, 16, 1),
480*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 21, 0),
481*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_UART5CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
482*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun static OWL_COMP_DIV(uart6_clk, "uart6_clk", uart_clk_mux_p,
485*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_UART6CLK, 16, 1),
486*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN1, 18, 0),
487*4882a593Smuzhiyun 			OWL_DIVIDER_HW(CMU_UART6CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
488*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun static OWL_COMP_FACTOR(vce_clk, "vce_clk", vce_clk_mux_p,
491*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_VCECLK, 4, 2),
492*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 26, 0),
493*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_VCECLK, 0, 3, 0, bisp_factor_table),
494*4882a593Smuzhiyun 			0);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun static OWL_COMP_FACTOR(vde_clk, "vde_clk", hde_clk_mux_p,
497*4882a593Smuzhiyun 			OWL_MUX_HW(CMU_VDECLK, 4, 2),
498*4882a593Smuzhiyun 			OWL_GATE_HW(CMU_DEVCLKEN0, 25, 0),
499*4882a593Smuzhiyun 			OWL_FACTOR_HW(CMU_VDECLK, 0, 3, 0, bisp_factor_table),
500*4882a593Smuzhiyun 			0);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun static struct owl_clk_common *s900_clks[] = {
503*4882a593Smuzhiyun 	&core_pll_clk.common,
504*4882a593Smuzhiyun 	&dev_pll_clk.common,
505*4882a593Smuzhiyun 	&ddr_pll_clk.common,
506*4882a593Smuzhiyun 	&nand_pll_clk.common,
507*4882a593Smuzhiyun 	&display_pll_clk.common,
508*4882a593Smuzhiyun 	&assist_pll_clk.common,
509*4882a593Smuzhiyun 	&audio_pll_clk.common,
510*4882a593Smuzhiyun 	&edp_pll_clk.common,
511*4882a593Smuzhiyun 	&cpu_clk.common,
512*4882a593Smuzhiyun 	&dev_clk.common,
513*4882a593Smuzhiyun 	&noc_clk_mux.common,
514*4882a593Smuzhiyun 	&noc_clk_div.common,
515*4882a593Smuzhiyun 	&ahb_clk.common,
516*4882a593Smuzhiyun 	&apb_clk.common,
517*4882a593Smuzhiyun 	&usb3_mac_clk.common,
518*4882a593Smuzhiyun 	&rmii_ref_clk.common,
519*4882a593Smuzhiyun 	&noc_clk.common,
520*4882a593Smuzhiyun 	&de_clk1.common,
521*4882a593Smuzhiyun 	&de_clk2.common,
522*4882a593Smuzhiyun 	&de_clk3.common,
523*4882a593Smuzhiyun 	&gpio_clk.common,
524*4882a593Smuzhiyun 	&gpu_clk.common,
525*4882a593Smuzhiyun 	&dmac_clk.common,
526*4882a593Smuzhiyun 	&timer_clk.common,
527*4882a593Smuzhiyun 	&dsi_clk.common,
528*4882a593Smuzhiyun 	&ddr0_clk.common,
529*4882a593Smuzhiyun 	&ddr1_clk.common,
530*4882a593Smuzhiyun 	&usb3_480mpll0_clk.common,
531*4882a593Smuzhiyun 	&usb3_480mphy0_clk.common,
532*4882a593Smuzhiyun 	&usb3_5gphy_clk.common,
533*4882a593Smuzhiyun 	&usb3_cce_clk.common,
534*4882a593Smuzhiyun 	&edp24M_clk.common,
535*4882a593Smuzhiyun 	&edp_link_clk.common,
536*4882a593Smuzhiyun 	&usbh0_pllen_clk.common,
537*4882a593Smuzhiyun 	&usbh0_phy_clk.common,
538*4882a593Smuzhiyun 	&usbh0_cce_clk.common,
539*4882a593Smuzhiyun 	&usbh1_pllen_clk.common,
540*4882a593Smuzhiyun 	&usbh1_phy_clk.common,
541*4882a593Smuzhiyun 	&usbh1_cce_clk.common,
542*4882a593Smuzhiyun 	&i2c0_clk.common,
543*4882a593Smuzhiyun 	&i2c1_clk.common,
544*4882a593Smuzhiyun 	&i2c2_clk.common,
545*4882a593Smuzhiyun 	&i2c3_clk.common,
546*4882a593Smuzhiyun 	&i2c4_clk.common,
547*4882a593Smuzhiyun 	&i2c5_clk.common,
548*4882a593Smuzhiyun 	&spi0_clk.common,
549*4882a593Smuzhiyun 	&spi1_clk.common,
550*4882a593Smuzhiyun 	&spi2_clk.common,
551*4882a593Smuzhiyun 	&spi3_clk.common,
552*4882a593Smuzhiyun 	&bisp_clk.common,
553*4882a593Smuzhiyun 	&csi0_clk.common,
554*4882a593Smuzhiyun 	&csi1_clk.common,
555*4882a593Smuzhiyun 	&de_clk.common,
556*4882a593Smuzhiyun 	&dmm_clk.common,
557*4882a593Smuzhiyun 	&edp_clk.common,
558*4882a593Smuzhiyun 	&eth_mac_clk.common,
559*4882a593Smuzhiyun 	&gpu_core_clk.common,
560*4882a593Smuzhiyun 	&gpu_mem_clk.common,
561*4882a593Smuzhiyun 	&gpu_sys_clk.common,
562*4882a593Smuzhiyun 	&hde_clk.common,
563*4882a593Smuzhiyun 	&hdmia_clk.common,
564*4882a593Smuzhiyun 	&i2srx_clk.common,
565*4882a593Smuzhiyun 	&i2stx_clk.common,
566*4882a593Smuzhiyun 	&imx_clk.common,
567*4882a593Smuzhiyun 	&lcd_clk.common,
568*4882a593Smuzhiyun 	&nand0_clk.common,
569*4882a593Smuzhiyun 	&nand1_clk.common,
570*4882a593Smuzhiyun 	&pwm0_clk.common,
571*4882a593Smuzhiyun 	&pwm1_clk.common,
572*4882a593Smuzhiyun 	&pwm2_clk.common,
573*4882a593Smuzhiyun 	&pwm3_clk.common,
574*4882a593Smuzhiyun 	&pwm4_clk.common,
575*4882a593Smuzhiyun 	&pwm5_clk.common,
576*4882a593Smuzhiyun 	&sd0_clk.common,
577*4882a593Smuzhiyun 	&sd1_clk.common,
578*4882a593Smuzhiyun 	&sd2_clk.common,
579*4882a593Smuzhiyun 	&sd3_clk.common,
580*4882a593Smuzhiyun 	&sensor_clk.common,
581*4882a593Smuzhiyun 	&speed_sensor_clk.common,
582*4882a593Smuzhiyun 	&thermal_sensor_clk.common,
583*4882a593Smuzhiyun 	&uart0_clk.common,
584*4882a593Smuzhiyun 	&uart1_clk.common,
585*4882a593Smuzhiyun 	&uart2_clk.common,
586*4882a593Smuzhiyun 	&uart3_clk.common,
587*4882a593Smuzhiyun 	&uart4_clk.common,
588*4882a593Smuzhiyun 	&uart5_clk.common,
589*4882a593Smuzhiyun 	&uart6_clk.common,
590*4882a593Smuzhiyun 	&vce_clk.common,
591*4882a593Smuzhiyun 	&vde_clk.common,
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun static struct clk_hw_onecell_data s900_hw_clks = {
595*4882a593Smuzhiyun 	.hws	= {
596*4882a593Smuzhiyun 		[CLK_CORE_PLL]		= &core_pll_clk.common.hw,
597*4882a593Smuzhiyun 		[CLK_DEV_PLL]		= &dev_pll_clk.common.hw,
598*4882a593Smuzhiyun 		[CLK_DDR_PLL]		= &ddr_pll_clk.common.hw,
599*4882a593Smuzhiyun 		[CLK_NAND_PLL]		= &nand_pll_clk.common.hw,
600*4882a593Smuzhiyun 		[CLK_DISPLAY_PLL]	= &display_pll_clk.common.hw,
601*4882a593Smuzhiyun 		[CLK_ASSIST_PLL]	= &assist_pll_clk.common.hw,
602*4882a593Smuzhiyun 		[CLK_AUDIO_PLL]		= &audio_pll_clk.common.hw,
603*4882a593Smuzhiyun 		[CLK_EDP_PLL]		= &edp_pll_clk.common.hw,
604*4882a593Smuzhiyun 		[CLK_CPU]		= &cpu_clk.common.hw,
605*4882a593Smuzhiyun 		[CLK_DEV]		= &dev_clk.common.hw,
606*4882a593Smuzhiyun 		[CLK_NOC_MUX]		= &noc_clk_mux.common.hw,
607*4882a593Smuzhiyun 		[CLK_NOC_DIV]		= &noc_clk_div.common.hw,
608*4882a593Smuzhiyun 		[CLK_AHB]		= &ahb_clk.common.hw,
609*4882a593Smuzhiyun 		[CLK_APB]		= &apb_clk.common.hw,
610*4882a593Smuzhiyun 		[CLK_USB3_MAC]		= &usb3_mac_clk.common.hw,
611*4882a593Smuzhiyun 		[CLK_RMII_REF]		= &rmii_ref_clk.common.hw,
612*4882a593Smuzhiyun 		[CLK_NOC]		= &noc_clk.common.hw,
613*4882a593Smuzhiyun 		[CLK_DE1]		= &de_clk1.common.hw,
614*4882a593Smuzhiyun 		[CLK_DE2]		= &de_clk2.common.hw,
615*4882a593Smuzhiyun 		[CLK_DE3]		= &de_clk3.common.hw,
616*4882a593Smuzhiyun 		[CLK_GPIO]		= &gpio_clk.common.hw,
617*4882a593Smuzhiyun 		[CLK_GPU]		= &gpu_clk.common.hw,
618*4882a593Smuzhiyun 		[CLK_DMAC]		= &dmac_clk.common.hw,
619*4882a593Smuzhiyun 		[CLK_TIMER]		= &timer_clk.common.hw,
620*4882a593Smuzhiyun 		[CLK_DSI]		= &dsi_clk.common.hw,
621*4882a593Smuzhiyun 		[CLK_DDR0]		= &ddr0_clk.common.hw,
622*4882a593Smuzhiyun 		[CLK_DDR1]		= &ddr1_clk.common.hw,
623*4882a593Smuzhiyun 		[CLK_USB3_480MPLL0]	= &usb3_480mpll0_clk.common.hw,
624*4882a593Smuzhiyun 		[CLK_USB3_480MPHY0]	= &usb3_480mphy0_clk.common.hw,
625*4882a593Smuzhiyun 		[CLK_USB3_5GPHY]	= &usb3_5gphy_clk.common.hw,
626*4882a593Smuzhiyun 		[CLK_USB3_CCE]		= &usb3_cce_clk.common.hw,
627*4882a593Smuzhiyun 		[CLK_24M_EDP]		= &edp24M_clk.common.hw,
628*4882a593Smuzhiyun 		[CLK_EDP_LINK]		= &edp_link_clk.common.hw,
629*4882a593Smuzhiyun 		[CLK_USB2H0_PLLEN]	= &usbh0_pllen_clk.common.hw,
630*4882a593Smuzhiyun 		[CLK_USB2H0_PHY]	= &usbh0_phy_clk.common.hw,
631*4882a593Smuzhiyun 		[CLK_USB2H0_CCE]	= &usbh0_cce_clk.common.hw,
632*4882a593Smuzhiyun 		[CLK_USB2H1_PLLEN]	= &usbh1_pllen_clk.common.hw,
633*4882a593Smuzhiyun 		[CLK_USB2H1_PHY]	= &usbh1_phy_clk.common.hw,
634*4882a593Smuzhiyun 		[CLK_USB2H1_CCE]	= &usbh1_cce_clk.common.hw,
635*4882a593Smuzhiyun 		[CLK_I2C0]		= &i2c0_clk.common.hw,
636*4882a593Smuzhiyun 		[CLK_I2C1]		= &i2c1_clk.common.hw,
637*4882a593Smuzhiyun 		[CLK_I2C2]		= &i2c2_clk.common.hw,
638*4882a593Smuzhiyun 		[CLK_I2C3]		= &i2c3_clk.common.hw,
639*4882a593Smuzhiyun 		[CLK_I2C4]		= &i2c4_clk.common.hw,
640*4882a593Smuzhiyun 		[CLK_I2C5]		= &i2c5_clk.common.hw,
641*4882a593Smuzhiyun 		[CLK_SPI0]		= &spi0_clk.common.hw,
642*4882a593Smuzhiyun 		[CLK_SPI1]		= &spi1_clk.common.hw,
643*4882a593Smuzhiyun 		[CLK_SPI2]		= &spi2_clk.common.hw,
644*4882a593Smuzhiyun 		[CLK_SPI3]		= &spi3_clk.common.hw,
645*4882a593Smuzhiyun 		[CLK_BISP]		= &bisp_clk.common.hw,
646*4882a593Smuzhiyun 		[CLK_CSI0]		= &csi0_clk.common.hw,
647*4882a593Smuzhiyun 		[CLK_CSI1]		= &csi1_clk.common.hw,
648*4882a593Smuzhiyun 		[CLK_DE0]		= &de_clk.common.hw,
649*4882a593Smuzhiyun 		[CLK_DMM]		= &dmm_clk.common.hw,
650*4882a593Smuzhiyun 		[CLK_EDP]		= &edp_clk.common.hw,
651*4882a593Smuzhiyun 		[CLK_ETH_MAC]		= &eth_mac_clk.common.hw,
652*4882a593Smuzhiyun 		[CLK_GPU_CORE]		= &gpu_core_clk.common.hw,
653*4882a593Smuzhiyun 		[CLK_GPU_MEM]		= &gpu_mem_clk.common.hw,
654*4882a593Smuzhiyun 		[CLK_GPU_SYS]		= &gpu_sys_clk.common.hw,
655*4882a593Smuzhiyun 		[CLK_HDE]		= &hde_clk.common.hw,
656*4882a593Smuzhiyun 		[CLK_HDMI_AUDIO]	= &hdmia_clk.common.hw,
657*4882a593Smuzhiyun 		[CLK_I2SRX]		= &i2srx_clk.common.hw,
658*4882a593Smuzhiyun 		[CLK_I2STX]		= &i2stx_clk.common.hw,
659*4882a593Smuzhiyun 		[CLK_IMX]		= &imx_clk.common.hw,
660*4882a593Smuzhiyun 		[CLK_LCD]		= &lcd_clk.common.hw,
661*4882a593Smuzhiyun 		[CLK_NAND0]		= &nand0_clk.common.hw,
662*4882a593Smuzhiyun 		[CLK_NAND1]		= &nand1_clk.common.hw,
663*4882a593Smuzhiyun 		[CLK_PWM0]		= &pwm0_clk.common.hw,
664*4882a593Smuzhiyun 		[CLK_PWM1]		= &pwm1_clk.common.hw,
665*4882a593Smuzhiyun 		[CLK_PWM2]		= &pwm2_clk.common.hw,
666*4882a593Smuzhiyun 		[CLK_PWM3]		= &pwm3_clk.common.hw,
667*4882a593Smuzhiyun 		[CLK_PWM4]		= &pwm4_clk.common.hw,
668*4882a593Smuzhiyun 		[CLK_PWM5]		= &pwm5_clk.common.hw,
669*4882a593Smuzhiyun 		[CLK_SD0]		= &sd0_clk.common.hw,
670*4882a593Smuzhiyun 		[CLK_SD1]		= &sd1_clk.common.hw,
671*4882a593Smuzhiyun 		[CLK_SD2]		= &sd2_clk.common.hw,
672*4882a593Smuzhiyun 		[CLK_SD3]		= &sd3_clk.common.hw,
673*4882a593Smuzhiyun 		[CLK_SENSOR]		= &sensor_clk.common.hw,
674*4882a593Smuzhiyun 		[CLK_SPEED_SENSOR]	= &speed_sensor_clk.common.hw,
675*4882a593Smuzhiyun 		[CLK_THERMAL_SENSOR]	= &thermal_sensor_clk.common.hw,
676*4882a593Smuzhiyun 		[CLK_UART0]		= &uart0_clk.common.hw,
677*4882a593Smuzhiyun 		[CLK_UART1]		= &uart1_clk.common.hw,
678*4882a593Smuzhiyun 		[CLK_UART2]		= &uart2_clk.common.hw,
679*4882a593Smuzhiyun 		[CLK_UART3]		= &uart3_clk.common.hw,
680*4882a593Smuzhiyun 		[CLK_UART4]		= &uart4_clk.common.hw,
681*4882a593Smuzhiyun 		[CLK_UART5]		= &uart5_clk.common.hw,
682*4882a593Smuzhiyun 		[CLK_UART6]		= &uart6_clk.common.hw,
683*4882a593Smuzhiyun 		[CLK_VCE]		= &vce_clk.common.hw,
684*4882a593Smuzhiyun 		[CLK_VDE]		= &vde_clk.common.hw,
685*4882a593Smuzhiyun 	},
686*4882a593Smuzhiyun 	.num	= CLK_NR_CLKS,
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun static const struct owl_reset_map s900_resets[] = {
690*4882a593Smuzhiyun 	[RESET_DMAC]		= { CMU_DEVRST0, BIT(0) },
691*4882a593Smuzhiyun 	[RESET_SRAMI]		= { CMU_DEVRST0, BIT(1) },
692*4882a593Smuzhiyun 	[RESET_DDR_CTL_PHY]	= { CMU_DEVRST0, BIT(2) },
693*4882a593Smuzhiyun 	[RESET_NANDC0]		= { CMU_DEVRST0, BIT(3) },
694*4882a593Smuzhiyun 	[RESET_SD0]		= { CMU_DEVRST0, BIT(4) },
695*4882a593Smuzhiyun 	[RESET_SD1]		= { CMU_DEVRST0, BIT(5) },
696*4882a593Smuzhiyun 	[RESET_PCM1]		= { CMU_DEVRST0, BIT(6) },
697*4882a593Smuzhiyun 	[RESET_DE]		= { CMU_DEVRST0, BIT(7) },
698*4882a593Smuzhiyun 	[RESET_LVDS]		= { CMU_DEVRST0, BIT(8) },
699*4882a593Smuzhiyun 	[RESET_SD2]		= { CMU_DEVRST0, BIT(9) },
700*4882a593Smuzhiyun 	[RESET_DSI]		= { CMU_DEVRST0, BIT(10) },
701*4882a593Smuzhiyun 	[RESET_CSI0]		= { CMU_DEVRST0, BIT(11) },
702*4882a593Smuzhiyun 	[RESET_BISP_AXI]	= { CMU_DEVRST0, BIT(12) },
703*4882a593Smuzhiyun 	[RESET_CSI1]		= { CMU_DEVRST0, BIT(13) },
704*4882a593Smuzhiyun 	[RESET_GPIO]		= { CMU_DEVRST0, BIT(15) },
705*4882a593Smuzhiyun 	[RESET_EDP]		= { CMU_DEVRST0, BIT(16) },
706*4882a593Smuzhiyun 	[RESET_AUDIO]		= { CMU_DEVRST0, BIT(17) },
707*4882a593Smuzhiyun 	[RESET_PCM0]		= { CMU_DEVRST0, BIT(18) },
708*4882a593Smuzhiyun 	[RESET_HDE]		= { CMU_DEVRST0, BIT(21) },
709*4882a593Smuzhiyun 	[RESET_GPU3D_PA]	= { CMU_DEVRST0, BIT(22) },
710*4882a593Smuzhiyun 	[RESET_IMX]		= { CMU_DEVRST0, BIT(23) },
711*4882a593Smuzhiyun 	[RESET_SE]		= { CMU_DEVRST0, BIT(24) },
712*4882a593Smuzhiyun 	[RESET_NANDC1]		= { CMU_DEVRST0, BIT(25) },
713*4882a593Smuzhiyun 	[RESET_SD3]		= { CMU_DEVRST0, BIT(26) },
714*4882a593Smuzhiyun 	[RESET_GIC]		= { CMU_DEVRST0, BIT(27) },
715*4882a593Smuzhiyun 	[RESET_GPU3D_PB]	= { CMU_DEVRST0, BIT(28) },
716*4882a593Smuzhiyun 	[RESET_DDR_CTL_PHY_AXI]	= { CMU_DEVRST0, BIT(29) },
717*4882a593Smuzhiyun 	[RESET_CMU_DDR]		= { CMU_DEVRST0, BIT(30) },
718*4882a593Smuzhiyun 	[RESET_DMM]		= { CMU_DEVRST0, BIT(31) },
719*4882a593Smuzhiyun 	[RESET_USB2HUB]		= { CMU_DEVRST1, BIT(0) },
720*4882a593Smuzhiyun 	[RESET_USB2HSIC]	= { CMU_DEVRST1, BIT(1) },
721*4882a593Smuzhiyun 	[RESET_HDMI]		= { CMU_DEVRST1, BIT(2) },
722*4882a593Smuzhiyun 	[RESET_HDCP2TX]		= { CMU_DEVRST1, BIT(3) },
723*4882a593Smuzhiyun 	[RESET_UART6]		= { CMU_DEVRST1, BIT(4) },
724*4882a593Smuzhiyun 	[RESET_UART0]		= { CMU_DEVRST1, BIT(5) },
725*4882a593Smuzhiyun 	[RESET_UART1]		= { CMU_DEVRST1, BIT(6) },
726*4882a593Smuzhiyun 	[RESET_UART2]		= { CMU_DEVRST1, BIT(7) },
727*4882a593Smuzhiyun 	[RESET_SPI0]		= { CMU_DEVRST1, BIT(8) },
728*4882a593Smuzhiyun 	[RESET_SPI1]		= { CMU_DEVRST1, BIT(9) },
729*4882a593Smuzhiyun 	[RESET_SPI2]		= { CMU_DEVRST1, BIT(10) },
730*4882a593Smuzhiyun 	[RESET_SPI3]		= { CMU_DEVRST1, BIT(11) },
731*4882a593Smuzhiyun 	[RESET_I2C0]		= { CMU_DEVRST1, BIT(12) },
732*4882a593Smuzhiyun 	[RESET_I2C1]		= { CMU_DEVRST1, BIT(13) },
733*4882a593Smuzhiyun 	[RESET_USB3]		= { CMU_DEVRST1, BIT(14) },
734*4882a593Smuzhiyun 	[RESET_UART3]		= { CMU_DEVRST1, BIT(15) },
735*4882a593Smuzhiyun 	[RESET_UART4]		= { CMU_DEVRST1, BIT(16) },
736*4882a593Smuzhiyun 	[RESET_UART5]		= { CMU_DEVRST1, BIT(17) },
737*4882a593Smuzhiyun 	[RESET_I2C2]		= { CMU_DEVRST1, BIT(18) },
738*4882a593Smuzhiyun 	[RESET_I2C3]		= { CMU_DEVRST1, BIT(19) },
739*4882a593Smuzhiyun 	[RESET_ETHERNET]	= { CMU_DEVRST1, BIT(20) },
740*4882a593Smuzhiyun 	[RESET_CHIPID]		= { CMU_DEVRST1, BIT(21) },
741*4882a593Smuzhiyun 	[RESET_I2C4]		= { CMU_DEVRST1, BIT(22) },
742*4882a593Smuzhiyun 	[RESET_I2C5]		= { CMU_DEVRST1, BIT(23) },
743*4882a593Smuzhiyun 	[RESET_CPU_SCNT]	= { CMU_DEVRST1, BIT(30) }
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun static struct owl_clk_desc s900_clk_desc = {
747*4882a593Smuzhiyun 	.clks	    = s900_clks,
748*4882a593Smuzhiyun 	.num_clks   = ARRAY_SIZE(s900_clks),
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	.hw_clks    = &s900_hw_clks,
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	.resets     = s900_resets,
753*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(s900_resets),
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun 
s900_clk_probe(struct platform_device * pdev)756*4882a593Smuzhiyun static int s900_clk_probe(struct platform_device *pdev)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	struct owl_clk_desc *desc;
759*4882a593Smuzhiyun 	struct owl_reset *reset;
760*4882a593Smuzhiyun 	int ret;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	desc = &s900_clk_desc;
763*4882a593Smuzhiyun 	owl_clk_regmap_init(pdev, desc);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/*
766*4882a593Smuzhiyun 	 * FIXME: Reset controller registration should be moved to
767*4882a593Smuzhiyun 	 * common code, once all SoCs of Owl family supports it.
768*4882a593Smuzhiyun 	 */
769*4882a593Smuzhiyun 	reset = devm_kzalloc(&pdev->dev, sizeof(*reset), GFP_KERNEL);
770*4882a593Smuzhiyun 	if (!reset)
771*4882a593Smuzhiyun 		return -ENOMEM;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	reset->rcdev.of_node = pdev->dev.of_node;
774*4882a593Smuzhiyun 	reset->rcdev.ops = &owl_reset_ops;
775*4882a593Smuzhiyun 	reset->rcdev.nr_resets = desc->num_resets;
776*4882a593Smuzhiyun 	reset->reset_map = desc->resets;
777*4882a593Smuzhiyun 	reset->regmap = desc->regmap;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	ret = devm_reset_controller_register(&pdev->dev, &reset->rcdev);
780*4882a593Smuzhiyun 	if (ret)
781*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register reset controller\n");
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	return owl_clk_probe(&pdev->dev, desc->hw_clks);
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun static const struct of_device_id s900_clk_of_match[] = {
787*4882a593Smuzhiyun 	{ .compatible = "actions,s900-cmu", },
788*4882a593Smuzhiyun 	{ /* sentinel */ }
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun static struct platform_driver s900_clk_driver = {
792*4882a593Smuzhiyun 	.probe = s900_clk_probe,
793*4882a593Smuzhiyun 	.driver = {
794*4882a593Smuzhiyun 		.name = "s900-cmu",
795*4882a593Smuzhiyun 		.of_match_table = s900_clk_of_match,
796*4882a593Smuzhiyun 	},
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun 
s900_clk_init(void)799*4882a593Smuzhiyun static int __init s900_clk_init(void)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	return platform_driver_register(&s900_clk_driver);
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun core_initcall(s900_clk_init);
804