1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Actions Semi S700 clock driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 Actions Semi Inc.
6*4882a593Smuzhiyun * Author: David Liu <liuwei@actions-semi.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Author: Pathiban Nallathambi <pn@denx.de>
9*4882a593Smuzhiyun * Author: Saravanan Sekar <sravanhome@gmail.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "owl-common.h"
16*4882a593Smuzhiyun #include "owl-composite.h"
17*4882a593Smuzhiyun #include "owl-divider.h"
18*4882a593Smuzhiyun #include "owl-factor.h"
19*4882a593Smuzhiyun #include "owl-fixed-factor.h"
20*4882a593Smuzhiyun #include "owl-gate.h"
21*4882a593Smuzhiyun #include "owl-mux.h"
22*4882a593Smuzhiyun #include "owl-pll.h"
23*4882a593Smuzhiyun #include "owl-reset.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <dt-bindings/clock/actions,s700-cmu.h>
26*4882a593Smuzhiyun #include <dt-bindings/reset/actions,s700-reset.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define CMU_COREPLL (0x0000)
29*4882a593Smuzhiyun #define CMU_DEVPLL (0x0004)
30*4882a593Smuzhiyun #define CMU_DDRPLL (0x0008)
31*4882a593Smuzhiyun #define CMU_NANDPLL (0x000C)
32*4882a593Smuzhiyun #define CMU_DISPLAYPLL (0x0010)
33*4882a593Smuzhiyun #define CMU_AUDIOPLL (0x0014)
34*4882a593Smuzhiyun #define CMU_TVOUTPLL (0x0018)
35*4882a593Smuzhiyun #define CMU_BUSCLK (0x001C)
36*4882a593Smuzhiyun #define CMU_SENSORCLK (0x0020)
37*4882a593Smuzhiyun #define CMU_LCDCLK (0x0024)
38*4882a593Smuzhiyun #define CMU_DSIPLLCLK (0x0028)
39*4882a593Smuzhiyun #define CMU_CSICLK (0x002C)
40*4882a593Smuzhiyun #define CMU_DECLK (0x0030)
41*4882a593Smuzhiyun #define CMU_SICLK (0x0034)
42*4882a593Smuzhiyun #define CMU_BUSCLK1 (0x0038)
43*4882a593Smuzhiyun #define CMU_HDECLK (0x003C)
44*4882a593Smuzhiyun #define CMU_VDECLK (0x0040)
45*4882a593Smuzhiyun #define CMU_VCECLK (0x0044)
46*4882a593Smuzhiyun #define CMU_NANDCCLK (0x004C)
47*4882a593Smuzhiyun #define CMU_SD0CLK (0x0050)
48*4882a593Smuzhiyun #define CMU_SD1CLK (0x0054)
49*4882a593Smuzhiyun #define CMU_SD2CLK (0x0058)
50*4882a593Smuzhiyun #define CMU_UART0CLK (0x005C)
51*4882a593Smuzhiyun #define CMU_UART1CLK (0x0060)
52*4882a593Smuzhiyun #define CMU_UART2CLK (0x0064)
53*4882a593Smuzhiyun #define CMU_UART3CLK (0x0068)
54*4882a593Smuzhiyun #define CMU_UART4CLK (0x006C)
55*4882a593Smuzhiyun #define CMU_UART5CLK (0x0070)
56*4882a593Smuzhiyun #define CMU_UART6CLK (0x0074)
57*4882a593Smuzhiyun #define CMU_PWM0CLK (0x0078)
58*4882a593Smuzhiyun #define CMU_PWM1CLK (0x007C)
59*4882a593Smuzhiyun #define CMU_PWM2CLK (0x0080)
60*4882a593Smuzhiyun #define CMU_PWM3CLK (0x0084)
61*4882a593Smuzhiyun #define CMU_PWM4CLK (0x0088)
62*4882a593Smuzhiyun #define CMU_PWM5CLK (0x008C)
63*4882a593Smuzhiyun #define CMU_GPU3DCLK (0x0090)
64*4882a593Smuzhiyun #define CMU_CORECTL (0x009C)
65*4882a593Smuzhiyun #define CMU_DEVCLKEN0 (0x00A0)
66*4882a593Smuzhiyun #define CMU_DEVCLKEN1 (0x00A4)
67*4882a593Smuzhiyun #define CMU_DEVRST0 (0x00A8)
68*4882a593Smuzhiyun #define CMU_DEVRST1 (0x00AC)
69*4882a593Smuzhiyun #define CMU_USBPLL (0x00B0)
70*4882a593Smuzhiyun #define CMU_ETHERNETPLL (0x00B4)
71*4882a593Smuzhiyun #define CMU_CVBSPLL (0x00B8)
72*4882a593Smuzhiyun #define CMU_SSTSCLK (0x00C0)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static struct clk_pll_table clk_audio_pll_table[] = {
75*4882a593Smuzhiyun {0, 45158400}, {1, 49152000},
76*4882a593Smuzhiyun {0, 0},
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static struct clk_pll_table clk_cvbs_pll_table[] = {
80*4882a593Smuzhiyun {27, 29 * 12000000}, {28, 30 * 12000000}, {29, 31 * 12000000},
81*4882a593Smuzhiyun {30, 32 * 12000000}, {31, 33 * 12000000}, {32, 34 * 12000000},
82*4882a593Smuzhiyun {33, 35 * 12000000}, {34, 36 * 12000000}, {35, 37 * 12000000},
83*4882a593Smuzhiyun {36, 38 * 12000000}, {37, 39 * 12000000}, {38, 40 * 12000000},
84*4882a593Smuzhiyun {39, 41 * 12000000}, {40, 42 * 12000000}, {41, 43 * 12000000},
85*4882a593Smuzhiyun {42, 44 * 12000000}, {43, 45 * 12000000}, {0, 0},
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* pll clocks */
89*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(clk_core_pll, "core_pll", CMU_COREPLL, 12000000, 9, 0, 8, 4, 174, NULL, CLK_IGNORE_UNUSED);
90*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(clk_dev_pll, "dev_pll", CMU_DEVPLL, 6000000, 8, 0, 8, 8, 126, NULL, CLK_IGNORE_UNUSED);
91*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(clk_ddr_pll, "ddr_pll", CMU_DDRPLL, 6000000, 8, 0, 8, 2, 180, NULL, CLK_IGNORE_UNUSED);
92*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(clk_nand_pll, "nand_pll", CMU_NANDPLL, 6000000, 8, 0, 8, 2, 86, NULL, CLK_IGNORE_UNUSED);
93*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(clk_display_pll, "display_pll", CMU_DISPLAYPLL, 6000000, 8, 0, 8, 2, 140, NULL, CLK_IGNORE_UNUSED);
94*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(clk_cvbs_pll, "cvbs_pll", CMU_CVBSPLL, 0, 8, 0, 8, 27, 43, clk_cvbs_pll_table, CLK_IGNORE_UNUSED);
95*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(clk_audio_pll, "audio_pll", CMU_AUDIOPLL, 0, 4, 0, 1, 0, 0, clk_audio_pll_table, CLK_IGNORE_UNUSED);
96*4882a593Smuzhiyun static OWL_PLL_NO_PARENT(clk_ethernet_pll, "ethernet_pll", CMU_ETHERNETPLL, 500000000, 0, 0, 0, 0, 0, NULL, CLK_IGNORE_UNUSED);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static const char *cpu_clk_mux_p[] = {"losc", "hosc", "core_pll", "noc1_clk_div"};
99*4882a593Smuzhiyun static const char *dev_clk_p[] = { "hosc", "dev_pll"};
100*4882a593Smuzhiyun static const char *noc_clk_mux_p[] = { "dev_clk", "display_pll", "nand_pll", "ddr_pll", "cvbs_pll"};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static const char *csi_clk_mux_p[] = { "display_pll", "dev_clk"};
103*4882a593Smuzhiyun static const char *de_clk_mux_p[] = { "display_pll", "dev_clk"};
104*4882a593Smuzhiyun static const char *hde_clk_mux_p[] = { "dev_clk", "display_pll", "nand_pll", "ddr_pll"};
105*4882a593Smuzhiyun static const char *nand_clk_mux_p[] = { "nand_pll", "display_pll", "dev_clk", "ddr_pll"};
106*4882a593Smuzhiyun static const char *sd_clk_mux_p[] = { "dev_clk", "nand_pll", };
107*4882a593Smuzhiyun static const char *uart_clk_mux_p[] = { "hosc", "dev_pll"};
108*4882a593Smuzhiyun static const char *pwm_clk_mux_p[] = { "losc", "hosc"};
109*4882a593Smuzhiyun static const char *gpu_clk_mux_p[] = { "dev_clk", "display_pll", "nand_pll", "ddr_clk", "cvbs_pll"};
110*4882a593Smuzhiyun static const char *lcd_clk_mux_p[] = { "display_pll", "dev_clk" };
111*4882a593Smuzhiyun static const char *i2s_clk_mux_p[] = { "audio_pll" };
112*4882a593Smuzhiyun static const char *sensor_clk_mux_p[] = { "hosc", "si"};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* mux clocks */
115*4882a593Smuzhiyun static OWL_MUX(clk_cpu, "cpu_clk", cpu_clk_mux_p, CMU_BUSCLK, 0, 2, CLK_SET_RATE_PARENT);
116*4882a593Smuzhiyun static OWL_MUX(clk_dev, "dev_clk", dev_clk_p, CMU_DEVPLL, 12, 1, CLK_SET_RATE_PARENT);
117*4882a593Smuzhiyun static OWL_MUX(clk_noc0_clk_mux, "noc0_clk_mux", noc_clk_mux_p, CMU_BUSCLK, 4, 3, CLK_SET_RATE_PARENT);
118*4882a593Smuzhiyun static OWL_MUX(clk_noc1_clk_mux, "noc1_clk_mux", noc_clk_mux_p, CMU_BUSCLK1, 4, 3, CLK_SET_RATE_PARENT);
119*4882a593Smuzhiyun static OWL_MUX(clk_hp_clk_mux, "hp_clk_mux", noc_clk_mux_p, CMU_BUSCLK1, 8, 3, CLK_SET_RATE_PARENT);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static struct clk_factor_table sd_factor_table[] = {
122*4882a593Smuzhiyun /* bit0 ~ 4 */
123*4882a593Smuzhiyun {0, 1, 1}, {1, 1, 2}, {2, 1, 3}, {3, 1, 4},
124*4882a593Smuzhiyun {4, 1, 5}, {5, 1, 6}, {6, 1, 7}, {7, 1, 8},
125*4882a593Smuzhiyun {8, 1, 9}, {9, 1, 10}, {10, 1, 11}, {11, 1, 12},
126*4882a593Smuzhiyun {12, 1, 13}, {13, 1, 14}, {14, 1, 15}, {15, 1, 16},
127*4882a593Smuzhiyun {16, 1, 17}, {17, 1, 18}, {18, 1, 19}, {19, 1, 20},
128*4882a593Smuzhiyun {20, 1, 21}, {21, 1, 22}, {22, 1, 23}, {23, 1, 24},
129*4882a593Smuzhiyun {24, 1, 25}, {25, 1, 26},
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* bit8: /128 */
132*4882a593Smuzhiyun {256, 1, 1 * 128}, {257, 1, 2 * 128}, {258, 1, 3 * 128}, {259, 1, 4 * 128},
133*4882a593Smuzhiyun {260, 1, 5 * 128}, {261, 1, 6 * 128}, {262, 1, 7 * 128}, {263, 1, 8 * 128},
134*4882a593Smuzhiyun {264, 1, 9 * 128}, {265, 1, 10 * 128}, {266, 1, 11 * 128}, {267, 1, 12 * 128},
135*4882a593Smuzhiyun {268, 1, 13 * 128}, {269, 1, 14 * 128}, {270, 1, 15 * 128}, {271, 1, 16 * 128},
136*4882a593Smuzhiyun {272, 1, 17 * 128}, {273, 1, 18 * 128}, {274, 1, 19 * 128}, {275, 1, 20 * 128},
137*4882a593Smuzhiyun {276, 1, 21 * 128}, {277, 1, 22 * 128}, {278, 1, 23 * 128}, {279, 1, 24 * 128},
138*4882a593Smuzhiyun {280, 1, 25 * 128}, {281, 1, 26 * 128},
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun {0, 0},
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static struct clk_factor_table lcd_factor_table[] = {
144*4882a593Smuzhiyun /* bit0 ~ 3 */
145*4882a593Smuzhiyun {0, 1, 1}, {1, 1, 2}, {2, 1, 3}, {3, 1, 4},
146*4882a593Smuzhiyun {4, 1, 5}, {5, 1, 6}, {6, 1, 7}, {7, 1, 8},
147*4882a593Smuzhiyun {8, 1, 9}, {9, 1, 10}, {10, 1, 11}, {11, 1, 12},
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* bit8: /7 */
150*4882a593Smuzhiyun {256, 1, 1 * 7}, {257, 1, 2 * 7}, {258, 1, 3 * 7}, {259, 1, 4 * 7},
151*4882a593Smuzhiyun {260, 1, 5 * 7}, {261, 1, 6 * 7}, {262, 1, 7 * 7}, {263, 1, 8 * 7},
152*4882a593Smuzhiyun {264, 1, 9 * 7}, {265, 1, 10 * 7}, {266, 1, 11 * 7}, {267, 1, 12 * 7},
153*4882a593Smuzhiyun {0, 0},
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static struct clk_div_table hdmia_div_table[] = {
157*4882a593Smuzhiyun {0, 1}, {1, 2}, {2, 3}, {3, 4},
158*4882a593Smuzhiyun {4, 6}, {5, 8}, {6, 12}, {7, 16},
159*4882a593Smuzhiyun {8, 24},
160*4882a593Smuzhiyun {0, 0},
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static struct clk_div_table rmii_div_table[] = {
164*4882a593Smuzhiyun {0, 4}, {1, 10},
165*4882a593Smuzhiyun {0, 0}
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* divider clocks */
169*4882a593Smuzhiyun static OWL_DIVIDER(clk_noc0, "noc0_clk", "noc0_clk_mux", CMU_BUSCLK, 16, 2, NULL, 0, 0);
170*4882a593Smuzhiyun static OWL_DIVIDER(clk_noc1, "noc1_clk", "noc1_clk_mux", CMU_BUSCLK1, 16, 2, NULL, 0, 0);
171*4882a593Smuzhiyun static OWL_DIVIDER(clk_noc1_clk_div, "noc1_clk_div", "noc1_clk", CMU_BUSCLK1, 20, 1, NULL, 0, 0);
172*4882a593Smuzhiyun static OWL_DIVIDER(clk_hp_clk_div, "hp_clk_div", "hp_clk_mux", CMU_BUSCLK1, 12, 2, NULL, 0, 0);
173*4882a593Smuzhiyun static OWL_DIVIDER(clk_ahb, "ahb_clk", "hp_clk_div", CMU_BUSCLK1, 2, 2, NULL, 0, 0);
174*4882a593Smuzhiyun static OWL_DIVIDER(clk_apb, "apb_clk", "ahb_clk", CMU_BUSCLK1, 14, 2, NULL, 0, 0);
175*4882a593Smuzhiyun static OWL_DIVIDER(clk_sensor0, "sensor0", "sensor_src", CMU_SENSORCLK, 0, 4, NULL, 0, 0);
176*4882a593Smuzhiyun static OWL_DIVIDER(clk_sensor1, "sensor1", "sensor_src", CMU_SENSORCLK, 8, 4, NULL, 0, 0);
177*4882a593Smuzhiyun static OWL_DIVIDER(clk_rmii_ref, "rmii_ref", "ethernet_pll", CMU_ETHERNETPLL, 2, 1, rmii_div_table, 0, 0);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static struct clk_factor_table de_factor_table[] = {
180*4882a593Smuzhiyun {0, 1, 1}, {1, 2, 3}, {2, 1, 2}, {3, 2, 5},
181*4882a593Smuzhiyun {4, 1, 3}, {5, 1, 4}, {6, 1, 6}, {7, 1, 8},
182*4882a593Smuzhiyun {8, 1, 12}, {0, 0, 0},
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static struct clk_factor_table hde_factor_table[] = {
186*4882a593Smuzhiyun {0, 1, 1}, {1, 2, 3}, {2, 1, 2}, {3, 2, 5},
187*4882a593Smuzhiyun {4, 1, 3}, {5, 1, 4}, {6, 1, 6}, {7, 1, 8},
188*4882a593Smuzhiyun {0, 0, 0},
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* gate clocks */
192*4882a593Smuzhiyun static OWL_GATE(clk_gpio, "gpio", "apb_clk", CMU_DEVCLKEN1, 25, 0, 0);
193*4882a593Smuzhiyun static OWL_GATE(clk_dmac, "dmac", "hp_clk_div", CMU_DEVCLKEN0, 17, 0, 0);
194*4882a593Smuzhiyun static OWL_GATE(clk_timer, "timer", "hosc", CMU_DEVCLKEN1, 22, 0, 0);
195*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_dsi, "dsi_clk", CMU_DEVCLKEN0, 2, 0, 0);
196*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_tvout, "tvout_clk", CMU_DEVCLKEN0, 3, 0, 0);
197*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_hdmi_dev, "hdmi_dev", CMU_DEVCLKEN0, 5, 0, 0);
198*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_usb3_480mpll0, "usb3_480mpll0", CMU_USBPLL, 3, 0, 0);
199*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_usb3_480mphy0, "usb3_480mphy0", CMU_USBPLL, 2, 0, 0);
200*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_usb3_5gphy, "usb3_5gphy", CMU_USBPLL, 1, 0, 0);
201*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_usb3_cce, "usb3_cce", CMU_DEVCLKEN0, 25, 0, 0);
202*4882a593Smuzhiyun static OWL_GATE(clk_i2c0, "i2c0", "hosc", CMU_DEVCLKEN1, 0, 0, 0);
203*4882a593Smuzhiyun static OWL_GATE(clk_i2c1, "i2c1", "hosc", CMU_DEVCLKEN1, 1, 0, 0);
204*4882a593Smuzhiyun static OWL_GATE(clk_i2c2, "i2c2", "hosc", CMU_DEVCLKEN1, 2, 0, 0);
205*4882a593Smuzhiyun static OWL_GATE(clk_i2c3, "i2c3", "hosc", CMU_DEVCLKEN1, 3, 0, 0);
206*4882a593Smuzhiyun static OWL_GATE(clk_spi0, "spi0", "ahb_clk", CMU_DEVCLKEN1, 4, 0, 0);
207*4882a593Smuzhiyun static OWL_GATE(clk_spi1, "spi1", "ahb_clk", CMU_DEVCLKEN1, 5, 0, 0);
208*4882a593Smuzhiyun static OWL_GATE(clk_spi2, "spi2", "ahb_clk", CMU_DEVCLKEN1, 6, 0, 0);
209*4882a593Smuzhiyun static OWL_GATE(clk_spi3, "spi3", "ahb_clk", CMU_DEVCLKEN1, 7, 0, 0);
210*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_usb2h0_pllen, "usbh0_pllen", CMU_USBPLL, 12, 0, 0);
211*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_usb2h0_phy, "usbh0_phy", CMU_USBPLL, 10, 0, 0);
212*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_usb2h0_cce, "usbh0_cce", CMU_DEVCLKEN0, 26, 0, 0);
213*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_usb2h1_pllen, "usbh1_pllen", CMU_USBPLL, 13, 0, 0);
214*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_usb2h1_phy, "usbh1_phy", CMU_USBPLL, 11, 0, 0);
215*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_usb2h1_cce, "usbh1_cce", CMU_DEVCLKEN0, 27, 0, 0);
216*4882a593Smuzhiyun static OWL_GATE_NO_PARENT(clk_irc_switch, "irc_switch", CMU_DEVCLKEN1, 15, 0, 0);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* composite clocks */
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static OWL_COMP_DIV(clk_csi, "csi", csi_clk_mux_p,
221*4882a593Smuzhiyun OWL_MUX_HW(CMU_CSICLK, 4, 1),
222*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 13, 0),
223*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_CSICLK, 0, 4, 0, NULL),
224*4882a593Smuzhiyun 0);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static OWL_COMP_DIV(clk_si, "si", csi_clk_mux_p,
227*4882a593Smuzhiyun OWL_MUX_HW(CMU_SICLK, 4, 1),
228*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 14, 0),
229*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_SICLK, 0, 4, 0, NULL),
230*4882a593Smuzhiyun 0);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static OWL_COMP_FACTOR(clk_de, "de", de_clk_mux_p,
233*4882a593Smuzhiyun OWL_MUX_HW(CMU_DECLK, 12, 1),
234*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 0, 0),
235*4882a593Smuzhiyun OWL_FACTOR_HW(CMU_DECLK, 0, 3, 0, de_factor_table),
236*4882a593Smuzhiyun 0);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static OWL_COMP_FACTOR(clk_hde, "hde", hde_clk_mux_p,
239*4882a593Smuzhiyun OWL_MUX_HW(CMU_HDECLK, 4, 2),
240*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 9, 0),
241*4882a593Smuzhiyun OWL_FACTOR_HW(CMU_HDECLK, 0, 3, 0, hde_factor_table),
242*4882a593Smuzhiyun 0);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static OWL_COMP_FACTOR(clk_vde, "vde", hde_clk_mux_p,
245*4882a593Smuzhiyun OWL_MUX_HW(CMU_VDECLK, 4, 2),
246*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 10, 0),
247*4882a593Smuzhiyun OWL_FACTOR_HW(CMU_VDECLK, 0, 3, 0, hde_factor_table),
248*4882a593Smuzhiyun 0);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static OWL_COMP_FACTOR(clk_vce, "vce", hde_clk_mux_p,
251*4882a593Smuzhiyun OWL_MUX_HW(CMU_VCECLK, 4, 2),
252*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 11, 0),
253*4882a593Smuzhiyun OWL_FACTOR_HW(CMU_VCECLK, 0, 3, 0, hde_factor_table),
254*4882a593Smuzhiyun 0);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static OWL_COMP_DIV(clk_nand, "nand", nand_clk_mux_p,
257*4882a593Smuzhiyun OWL_MUX_HW(CMU_NANDCCLK, 8, 2),
258*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 21, 0),
259*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_NANDCCLK, 0, 3, 0, NULL),
260*4882a593Smuzhiyun CLK_SET_RATE_PARENT);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static OWL_COMP_FACTOR(clk_sd0, "sd0", sd_clk_mux_p,
263*4882a593Smuzhiyun OWL_MUX_HW(CMU_SD0CLK, 9, 1),
264*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 22, 0),
265*4882a593Smuzhiyun OWL_FACTOR_HW(CMU_SD0CLK, 0, 9, 0, sd_factor_table),
266*4882a593Smuzhiyun 0);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static OWL_COMP_FACTOR(clk_sd1, "sd1", sd_clk_mux_p,
269*4882a593Smuzhiyun OWL_MUX_HW(CMU_SD1CLK, 9, 1),
270*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 23, 0),
271*4882a593Smuzhiyun OWL_FACTOR_HW(CMU_SD1CLK, 0, 9, 0, sd_factor_table),
272*4882a593Smuzhiyun 0);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static OWL_COMP_FACTOR(clk_sd2, "sd2", sd_clk_mux_p,
275*4882a593Smuzhiyun OWL_MUX_HW(CMU_SD2CLK, 9, 1),
276*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 24, 0),
277*4882a593Smuzhiyun OWL_FACTOR_HW(CMU_SD2CLK, 0, 9, 0, sd_factor_table),
278*4882a593Smuzhiyun 0);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static OWL_COMP_DIV(clk_uart0, "uart0", uart_clk_mux_p,
281*4882a593Smuzhiyun OWL_MUX_HW(CMU_UART0CLK, 16, 1),
282*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 8, 0),
283*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_UART0CLK, 0, 9, CLK_DIVIDER_ROUND_CLOSEST, NULL),
284*4882a593Smuzhiyun 0);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun static OWL_COMP_DIV(clk_uart1, "uart1", uart_clk_mux_p,
287*4882a593Smuzhiyun OWL_MUX_HW(CMU_UART1CLK, 16, 1),
288*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 9, 0),
289*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_UART1CLK, 0, 9, CLK_DIVIDER_ROUND_CLOSEST, NULL),
290*4882a593Smuzhiyun 0);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static OWL_COMP_DIV(clk_uart2, "uart2", uart_clk_mux_p,
293*4882a593Smuzhiyun OWL_MUX_HW(CMU_UART2CLK, 16, 1),
294*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 10, 0),
295*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_UART2CLK, 0, 9, CLK_DIVIDER_ROUND_CLOSEST, NULL),
296*4882a593Smuzhiyun 0);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static OWL_COMP_DIV(clk_uart3, "uart3", uart_clk_mux_p,
299*4882a593Smuzhiyun OWL_MUX_HW(CMU_UART3CLK, 16, 1),
300*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 11, 0),
301*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_UART3CLK, 0, 9, CLK_DIVIDER_ROUND_CLOSEST, NULL),
302*4882a593Smuzhiyun 0);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static OWL_COMP_DIV(clk_uart4, "uart4", uart_clk_mux_p,
305*4882a593Smuzhiyun OWL_MUX_HW(CMU_UART4CLK, 16, 1),
306*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 12, 0),
307*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_UART4CLK, 0, 9, CLK_DIVIDER_ROUND_CLOSEST, NULL),
308*4882a593Smuzhiyun 0);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun static OWL_COMP_DIV(clk_uart5, "uart5", uart_clk_mux_p,
311*4882a593Smuzhiyun OWL_MUX_HW(CMU_UART5CLK, 16, 1),
312*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 13, 0),
313*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_UART5CLK, 0, 9, CLK_DIVIDER_ROUND_CLOSEST, NULL),
314*4882a593Smuzhiyun 0);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static OWL_COMP_DIV(clk_uart6, "uart6", uart_clk_mux_p,
317*4882a593Smuzhiyun OWL_MUX_HW(CMU_UART6CLK, 16, 1),
318*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 14, 0),
319*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_UART6CLK, 0, 9, CLK_DIVIDER_ROUND_CLOSEST, NULL),
320*4882a593Smuzhiyun 0);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun static OWL_COMP_DIV(clk_pwm0, "pwm0", pwm_clk_mux_p,
323*4882a593Smuzhiyun OWL_MUX_HW(CMU_PWM0CLK, 12, 1),
324*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 16, 0),
325*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_PWM0CLK, 0, 10, 0, NULL),
326*4882a593Smuzhiyun CLK_IGNORE_UNUSED);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static OWL_COMP_DIV(clk_pwm1, "pwm1", pwm_clk_mux_p,
329*4882a593Smuzhiyun OWL_MUX_HW(CMU_PWM1CLK, 12, 1),
330*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 17, 0),
331*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_PWM1CLK, 0, 10, 0, NULL),
332*4882a593Smuzhiyun 0);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun static OWL_COMP_DIV(clk_pwm2, "pwm2", pwm_clk_mux_p,
335*4882a593Smuzhiyun OWL_MUX_HW(CMU_PWM2CLK, 12, 1),
336*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 18, 0),
337*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_PWM2CLK, 0, 10, 0, NULL),
338*4882a593Smuzhiyun 0);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun static OWL_COMP_DIV(clk_pwm3, "pwm3", pwm_clk_mux_p,
341*4882a593Smuzhiyun OWL_MUX_HW(CMU_PWM3CLK, 12, 1),
342*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 19, 0),
343*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_PWM3CLK, 0, 10, 0, NULL),
344*4882a593Smuzhiyun 0);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun static OWL_COMP_DIV(clk_pwm4, "pwm4", pwm_clk_mux_p,
347*4882a593Smuzhiyun OWL_MUX_HW(CMU_PWM4CLK, 12, 1),
348*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 20, 0),
349*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_PWM4CLK, 0, 10, 0, NULL),
350*4882a593Smuzhiyun 0);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun static OWL_COMP_DIV(clk_pwm5, "pwm5", pwm_clk_mux_p,
353*4882a593Smuzhiyun OWL_MUX_HW(CMU_PWM5CLK, 12, 1),
354*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 21, 0),
355*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_PWM5CLK, 0, 10, 0, NULL),
356*4882a593Smuzhiyun 0);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun static OWL_COMP_FACTOR(clk_gpu3d, "gpu3d", gpu_clk_mux_p,
359*4882a593Smuzhiyun OWL_MUX_HW(CMU_GPU3DCLK, 4, 3),
360*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 8, 0),
361*4882a593Smuzhiyun OWL_FACTOR_HW(CMU_GPU3DCLK, 0, 3, 0, hde_factor_table),
362*4882a593Smuzhiyun 0);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static OWL_COMP_FACTOR(clk_lcd, "lcd", lcd_clk_mux_p,
365*4882a593Smuzhiyun OWL_MUX_HW(CMU_LCDCLK, 12, 2),
366*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 1, 0),
367*4882a593Smuzhiyun OWL_FACTOR_HW(CMU_LCDCLK, 0, 9, 0, lcd_factor_table),
368*4882a593Smuzhiyun 0);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun static OWL_COMP_DIV(clk_hdmi_audio, "hdmia", i2s_clk_mux_p,
371*4882a593Smuzhiyun OWL_MUX_HW(CMU_AUDIOPLL, 24, 1), /*CMU_AUDIOPLL 24,1 unused*/
372*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 28, 0),
373*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_AUDIOPLL, 24, 4, 0, hdmia_div_table),
374*4882a593Smuzhiyun 0);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun static OWL_COMP_DIV(clk_i2srx, "i2srx", i2s_clk_mux_p,
377*4882a593Smuzhiyun OWL_MUX_HW(CMU_AUDIOPLL, 24, 1),
378*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 27, 0),
379*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_AUDIOPLL, 20, 4, 0, hdmia_div_table),
380*4882a593Smuzhiyun 0);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun static OWL_COMP_DIV(clk_i2stx, "i2stx", i2s_clk_mux_p,
383*4882a593Smuzhiyun OWL_MUX_HW(CMU_AUDIOPLL, 24, 1),
384*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 26, 0),
385*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_AUDIOPLL, 16, 4, 0, hdmia_div_table),
386*4882a593Smuzhiyun 0);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* for bluetooth pcm communication */
389*4882a593Smuzhiyun static OWL_COMP_FIXED_FACTOR(clk_pcm1, "pcm1", "audio_pll",
390*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 31, 0),
391*4882a593Smuzhiyun 1, 2, 0);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun static OWL_COMP_DIV(clk_sensor_src, "sensor_src", sensor_clk_mux_p,
394*4882a593Smuzhiyun OWL_MUX_HW(CMU_SENSORCLK, 4, 1),
395*4882a593Smuzhiyun {0},
396*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_SENSORCLK, 5, 2, 0, NULL),
397*4882a593Smuzhiyun 0);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static OWL_COMP_FIXED_FACTOR(clk_ethernet, "ethernet", "ethernet_pll",
400*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN1, 23, 0),
401*4882a593Smuzhiyun 1, 20, 0);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun static OWL_COMP_DIV_FIXED(clk_thermal_sensor, "thermal_sensor", "hosc",
404*4882a593Smuzhiyun OWL_GATE_HW(CMU_DEVCLKEN0, 31, 0),
405*4882a593Smuzhiyun OWL_DIVIDER_HW(CMU_SSTSCLK, 20, 10, 0, NULL),
406*4882a593Smuzhiyun 0);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun static struct owl_clk_common *s700_clks[] = {
409*4882a593Smuzhiyun &clk_core_pll.common,
410*4882a593Smuzhiyun &clk_dev_pll.common,
411*4882a593Smuzhiyun &clk_ddr_pll.common,
412*4882a593Smuzhiyun &clk_nand_pll.common,
413*4882a593Smuzhiyun &clk_display_pll.common,
414*4882a593Smuzhiyun &clk_cvbs_pll .common,
415*4882a593Smuzhiyun &clk_audio_pll.common,
416*4882a593Smuzhiyun &clk_ethernet_pll.common,
417*4882a593Smuzhiyun &clk_cpu.common,
418*4882a593Smuzhiyun &clk_dev.common,
419*4882a593Smuzhiyun &clk_ahb.common,
420*4882a593Smuzhiyun &clk_apb.common,
421*4882a593Smuzhiyun &clk_dmac.common,
422*4882a593Smuzhiyun &clk_noc0_clk_mux.common,
423*4882a593Smuzhiyun &clk_noc1_clk_mux.common,
424*4882a593Smuzhiyun &clk_hp_clk_mux.common,
425*4882a593Smuzhiyun &clk_hp_clk_div.common,
426*4882a593Smuzhiyun &clk_noc1_clk_div.common,
427*4882a593Smuzhiyun &clk_noc0.common,
428*4882a593Smuzhiyun &clk_noc1.common,
429*4882a593Smuzhiyun &clk_sensor_src.common,
430*4882a593Smuzhiyun &clk_gpio.common,
431*4882a593Smuzhiyun &clk_timer.common,
432*4882a593Smuzhiyun &clk_dsi.common,
433*4882a593Smuzhiyun &clk_csi.common,
434*4882a593Smuzhiyun &clk_si.common,
435*4882a593Smuzhiyun &clk_de.common,
436*4882a593Smuzhiyun &clk_hde.common,
437*4882a593Smuzhiyun &clk_vde.common,
438*4882a593Smuzhiyun &clk_vce.common,
439*4882a593Smuzhiyun &clk_nand.common,
440*4882a593Smuzhiyun &clk_sd0.common,
441*4882a593Smuzhiyun &clk_sd1.common,
442*4882a593Smuzhiyun &clk_sd2.common,
443*4882a593Smuzhiyun &clk_uart0.common,
444*4882a593Smuzhiyun &clk_uart1.common,
445*4882a593Smuzhiyun &clk_uart2.common,
446*4882a593Smuzhiyun &clk_uart3.common,
447*4882a593Smuzhiyun &clk_uart4.common,
448*4882a593Smuzhiyun &clk_uart5.common,
449*4882a593Smuzhiyun &clk_uart6.common,
450*4882a593Smuzhiyun &clk_pwm0.common,
451*4882a593Smuzhiyun &clk_pwm1.common,
452*4882a593Smuzhiyun &clk_pwm2.common,
453*4882a593Smuzhiyun &clk_pwm3.common,
454*4882a593Smuzhiyun &clk_pwm4.common,
455*4882a593Smuzhiyun &clk_pwm5.common,
456*4882a593Smuzhiyun &clk_gpu3d.common,
457*4882a593Smuzhiyun &clk_i2c0.common,
458*4882a593Smuzhiyun &clk_i2c1.common,
459*4882a593Smuzhiyun &clk_i2c2.common,
460*4882a593Smuzhiyun &clk_i2c3.common,
461*4882a593Smuzhiyun &clk_spi0.common,
462*4882a593Smuzhiyun &clk_spi1.common,
463*4882a593Smuzhiyun &clk_spi2.common,
464*4882a593Smuzhiyun &clk_spi3.common,
465*4882a593Smuzhiyun &clk_usb3_480mpll0.common,
466*4882a593Smuzhiyun &clk_usb3_480mphy0.common,
467*4882a593Smuzhiyun &clk_usb3_5gphy.common,
468*4882a593Smuzhiyun &clk_usb3_cce.common,
469*4882a593Smuzhiyun &clk_lcd.common,
470*4882a593Smuzhiyun &clk_hdmi_audio.common,
471*4882a593Smuzhiyun &clk_i2srx.common,
472*4882a593Smuzhiyun &clk_i2stx.common,
473*4882a593Smuzhiyun &clk_sensor0.common,
474*4882a593Smuzhiyun &clk_sensor1.common,
475*4882a593Smuzhiyun &clk_hdmi_dev.common,
476*4882a593Smuzhiyun &clk_ethernet.common,
477*4882a593Smuzhiyun &clk_rmii_ref.common,
478*4882a593Smuzhiyun &clk_usb2h0_pllen.common,
479*4882a593Smuzhiyun &clk_usb2h0_phy.common,
480*4882a593Smuzhiyun &clk_usb2h0_cce.common,
481*4882a593Smuzhiyun &clk_usb2h1_pllen.common,
482*4882a593Smuzhiyun &clk_usb2h1_phy.common,
483*4882a593Smuzhiyun &clk_usb2h1_cce.common,
484*4882a593Smuzhiyun &clk_tvout.common,
485*4882a593Smuzhiyun &clk_thermal_sensor.common,
486*4882a593Smuzhiyun &clk_irc_switch.common,
487*4882a593Smuzhiyun &clk_pcm1.common,
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun static struct clk_hw_onecell_data s700_hw_clks = {
491*4882a593Smuzhiyun .hws = {
492*4882a593Smuzhiyun [CLK_CORE_PLL] = &clk_core_pll.common.hw,
493*4882a593Smuzhiyun [CLK_DEV_PLL] = &clk_dev_pll.common.hw,
494*4882a593Smuzhiyun [CLK_DDR_PLL] = &clk_ddr_pll.common.hw,
495*4882a593Smuzhiyun [CLK_NAND_PLL] = &clk_nand_pll.common.hw,
496*4882a593Smuzhiyun [CLK_DISPLAY_PLL] = &clk_display_pll.common.hw,
497*4882a593Smuzhiyun [CLK_CVBS_PLL] = &clk_cvbs_pll .common.hw,
498*4882a593Smuzhiyun [CLK_AUDIO_PLL] = &clk_audio_pll.common.hw,
499*4882a593Smuzhiyun [CLK_ETHERNET_PLL] = &clk_ethernet_pll.common.hw,
500*4882a593Smuzhiyun [CLK_CPU] = &clk_cpu.common.hw,
501*4882a593Smuzhiyun [CLK_DEV] = &clk_dev.common.hw,
502*4882a593Smuzhiyun [CLK_AHB] = &clk_ahb.common.hw,
503*4882a593Smuzhiyun [CLK_APB] = &clk_apb.common.hw,
504*4882a593Smuzhiyun [CLK_DMAC] = &clk_dmac.common.hw,
505*4882a593Smuzhiyun [CLK_NOC0_CLK_MUX] = &clk_noc0_clk_mux.common.hw,
506*4882a593Smuzhiyun [CLK_NOC1_CLK_MUX] = &clk_noc1_clk_mux.common.hw,
507*4882a593Smuzhiyun [CLK_HP_CLK_MUX] = &clk_hp_clk_mux.common.hw,
508*4882a593Smuzhiyun [CLK_HP_CLK_DIV] = &clk_hp_clk_div.common.hw,
509*4882a593Smuzhiyun [CLK_NOC1_CLK_DIV] = &clk_noc1_clk_div.common.hw,
510*4882a593Smuzhiyun [CLK_NOC0] = &clk_noc0.common.hw,
511*4882a593Smuzhiyun [CLK_NOC1] = &clk_noc1.common.hw,
512*4882a593Smuzhiyun [CLK_SENOR_SRC] = &clk_sensor_src.common.hw,
513*4882a593Smuzhiyun [CLK_GPIO] = &clk_gpio.common.hw,
514*4882a593Smuzhiyun [CLK_TIMER] = &clk_timer.common.hw,
515*4882a593Smuzhiyun [CLK_DSI] = &clk_dsi.common.hw,
516*4882a593Smuzhiyun [CLK_CSI] = &clk_csi.common.hw,
517*4882a593Smuzhiyun [CLK_SI] = &clk_si.common.hw,
518*4882a593Smuzhiyun [CLK_DE] = &clk_de.common.hw,
519*4882a593Smuzhiyun [CLK_HDE] = &clk_hde.common.hw,
520*4882a593Smuzhiyun [CLK_VDE] = &clk_vde.common.hw,
521*4882a593Smuzhiyun [CLK_VCE] = &clk_vce.common.hw,
522*4882a593Smuzhiyun [CLK_NAND] = &clk_nand.common.hw,
523*4882a593Smuzhiyun [CLK_SD0] = &clk_sd0.common.hw,
524*4882a593Smuzhiyun [CLK_SD1] = &clk_sd1.common.hw,
525*4882a593Smuzhiyun [CLK_SD2] = &clk_sd2.common.hw,
526*4882a593Smuzhiyun [CLK_UART0] = &clk_uart0.common.hw,
527*4882a593Smuzhiyun [CLK_UART1] = &clk_uart1.common.hw,
528*4882a593Smuzhiyun [CLK_UART2] = &clk_uart2.common.hw,
529*4882a593Smuzhiyun [CLK_UART3] = &clk_uart3.common.hw,
530*4882a593Smuzhiyun [CLK_UART4] = &clk_uart4.common.hw,
531*4882a593Smuzhiyun [CLK_UART5] = &clk_uart5.common.hw,
532*4882a593Smuzhiyun [CLK_UART6] = &clk_uart6.common.hw,
533*4882a593Smuzhiyun [CLK_PWM0] = &clk_pwm0.common.hw,
534*4882a593Smuzhiyun [CLK_PWM1] = &clk_pwm1.common.hw,
535*4882a593Smuzhiyun [CLK_PWM2] = &clk_pwm2.common.hw,
536*4882a593Smuzhiyun [CLK_PWM3] = &clk_pwm3.common.hw,
537*4882a593Smuzhiyun [CLK_PWM4] = &clk_pwm4.common.hw,
538*4882a593Smuzhiyun [CLK_PWM5] = &clk_pwm5.common.hw,
539*4882a593Smuzhiyun [CLK_GPU3D] = &clk_gpu3d.common.hw,
540*4882a593Smuzhiyun [CLK_I2C0] = &clk_i2c0.common.hw,
541*4882a593Smuzhiyun [CLK_I2C1] = &clk_i2c1.common.hw,
542*4882a593Smuzhiyun [CLK_I2C2] = &clk_i2c2.common.hw,
543*4882a593Smuzhiyun [CLK_I2C3] = &clk_i2c3.common.hw,
544*4882a593Smuzhiyun [CLK_SPI0] = &clk_spi0.common.hw,
545*4882a593Smuzhiyun [CLK_SPI1] = &clk_spi1.common.hw,
546*4882a593Smuzhiyun [CLK_SPI2] = &clk_spi2.common.hw,
547*4882a593Smuzhiyun [CLK_SPI3] = &clk_spi3.common.hw,
548*4882a593Smuzhiyun [CLK_USB3_480MPLL0] = &clk_usb3_480mpll0.common.hw,
549*4882a593Smuzhiyun [CLK_USB3_480MPHY0] = &clk_usb3_480mphy0.common.hw,
550*4882a593Smuzhiyun [CLK_USB3_5GPHY] = &clk_usb3_5gphy.common.hw,
551*4882a593Smuzhiyun [CLK_USB3_CCE] = &clk_usb3_cce.common.hw,
552*4882a593Smuzhiyun [CLK_LCD] = &clk_lcd.common.hw,
553*4882a593Smuzhiyun [CLK_HDMI_AUDIO] = &clk_hdmi_audio.common.hw,
554*4882a593Smuzhiyun [CLK_I2SRX] = &clk_i2srx.common.hw,
555*4882a593Smuzhiyun [CLK_I2STX] = &clk_i2stx.common.hw,
556*4882a593Smuzhiyun [CLK_SENSOR0] = &clk_sensor0.common.hw,
557*4882a593Smuzhiyun [CLK_SENSOR1] = &clk_sensor1.common.hw,
558*4882a593Smuzhiyun [CLK_HDMI_DEV] = &clk_hdmi_dev.common.hw,
559*4882a593Smuzhiyun [CLK_ETHERNET] = &clk_ethernet.common.hw,
560*4882a593Smuzhiyun [CLK_RMII_REF] = &clk_rmii_ref.common.hw,
561*4882a593Smuzhiyun [CLK_USB2H0_PLLEN] = &clk_usb2h0_pllen.common.hw,
562*4882a593Smuzhiyun [CLK_USB2H0_PHY] = &clk_usb2h0_phy.common.hw,
563*4882a593Smuzhiyun [CLK_USB2H0_CCE] = &clk_usb2h0_cce.common.hw,
564*4882a593Smuzhiyun [CLK_USB2H1_PLLEN] = &clk_usb2h1_pllen.common.hw,
565*4882a593Smuzhiyun [CLK_USB2H1_PHY] = &clk_usb2h1_phy.common.hw,
566*4882a593Smuzhiyun [CLK_USB2H1_CCE] = &clk_usb2h1_cce.common.hw,
567*4882a593Smuzhiyun [CLK_TVOUT] = &clk_tvout.common.hw,
568*4882a593Smuzhiyun [CLK_THERMAL_SENSOR] = &clk_thermal_sensor.common.hw,
569*4882a593Smuzhiyun [CLK_IRC_SWITCH] = &clk_irc_switch.common.hw,
570*4882a593Smuzhiyun [CLK_PCM1] = &clk_pcm1.common.hw,
571*4882a593Smuzhiyun },
572*4882a593Smuzhiyun .num = CLK_NR_CLKS,
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun static const struct owl_reset_map s700_resets[] = {
576*4882a593Smuzhiyun [RESET_DE] = { CMU_DEVRST0, BIT(0) },
577*4882a593Smuzhiyun [RESET_LCD0] = { CMU_DEVRST0, BIT(1) },
578*4882a593Smuzhiyun [RESET_DSI] = { CMU_DEVRST0, BIT(2) },
579*4882a593Smuzhiyun [RESET_CSI] = { CMU_DEVRST0, BIT(13) },
580*4882a593Smuzhiyun [RESET_SI] = { CMU_DEVRST0, BIT(14) },
581*4882a593Smuzhiyun [RESET_I2C0] = { CMU_DEVRST1, BIT(0) },
582*4882a593Smuzhiyun [RESET_I2C1] = { CMU_DEVRST1, BIT(1) },
583*4882a593Smuzhiyun [RESET_I2C2] = { CMU_DEVRST1, BIT(2) },
584*4882a593Smuzhiyun [RESET_I2C3] = { CMU_DEVRST1, BIT(3) },
585*4882a593Smuzhiyun [RESET_SPI0] = { CMU_DEVRST1, BIT(4) },
586*4882a593Smuzhiyun [RESET_SPI1] = { CMU_DEVRST1, BIT(5) },
587*4882a593Smuzhiyun [RESET_SPI2] = { CMU_DEVRST1, BIT(6) },
588*4882a593Smuzhiyun [RESET_SPI3] = { CMU_DEVRST1, BIT(7) },
589*4882a593Smuzhiyun [RESET_UART0] = { CMU_DEVRST1, BIT(8) },
590*4882a593Smuzhiyun [RESET_UART1] = { CMU_DEVRST1, BIT(9) },
591*4882a593Smuzhiyun [RESET_UART2] = { CMU_DEVRST1, BIT(10) },
592*4882a593Smuzhiyun [RESET_UART3] = { CMU_DEVRST1, BIT(11) },
593*4882a593Smuzhiyun [RESET_UART4] = { CMU_DEVRST1, BIT(12) },
594*4882a593Smuzhiyun [RESET_UART5] = { CMU_DEVRST1, BIT(13) },
595*4882a593Smuzhiyun [RESET_UART6] = { CMU_DEVRST1, BIT(14) },
596*4882a593Smuzhiyun [RESET_KEY] = { CMU_DEVRST1, BIT(24) },
597*4882a593Smuzhiyun [RESET_GPIO] = { CMU_DEVRST1, BIT(25) },
598*4882a593Smuzhiyun [RESET_AUDIO] = { CMU_DEVRST1, BIT(29) },
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun static struct owl_clk_desc s700_clk_desc = {
602*4882a593Smuzhiyun .clks = s700_clks,
603*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(s700_clks),
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun .hw_clks = &s700_hw_clks,
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun .resets = s700_resets,
608*4882a593Smuzhiyun .num_resets = ARRAY_SIZE(s700_resets),
609*4882a593Smuzhiyun };
610*4882a593Smuzhiyun
s700_clk_probe(struct platform_device * pdev)611*4882a593Smuzhiyun static int s700_clk_probe(struct platform_device *pdev)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun struct owl_clk_desc *desc;
614*4882a593Smuzhiyun struct owl_reset *reset;
615*4882a593Smuzhiyun int ret;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun desc = &s700_clk_desc;
618*4882a593Smuzhiyun owl_clk_regmap_init(pdev, desc);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /*
621*4882a593Smuzhiyun * FIXME: Reset controller registration should be moved to
622*4882a593Smuzhiyun * common code, once all SoCs of Owl family supports it.
623*4882a593Smuzhiyun */
624*4882a593Smuzhiyun reset = devm_kzalloc(&pdev->dev, sizeof(*reset), GFP_KERNEL);
625*4882a593Smuzhiyun if (!reset)
626*4882a593Smuzhiyun return -ENOMEM;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun reset->rcdev.of_node = pdev->dev.of_node;
629*4882a593Smuzhiyun reset->rcdev.ops = &owl_reset_ops;
630*4882a593Smuzhiyun reset->rcdev.nr_resets = desc->num_resets;
631*4882a593Smuzhiyun reset->reset_map = desc->resets;
632*4882a593Smuzhiyun reset->regmap = desc->regmap;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun ret = devm_reset_controller_register(&pdev->dev, &reset->rcdev);
635*4882a593Smuzhiyun if (ret)
636*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register reset controller\n");
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun return owl_clk_probe(&pdev->dev, desc->hw_clks);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun static const struct of_device_id s700_clk_of_match[] = {
642*4882a593Smuzhiyun { .compatible = "actions,s700-cmu", },
643*4882a593Smuzhiyun { /* sentinel */ }
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun static struct platform_driver s700_clk_driver = {
647*4882a593Smuzhiyun .probe = s700_clk_probe,
648*4882a593Smuzhiyun .driver = {
649*4882a593Smuzhiyun .name = "s700-cmu",
650*4882a593Smuzhiyun .of_match_table = s700_clk_of_match
651*4882a593Smuzhiyun },
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun
s700_clk_init(void)654*4882a593Smuzhiyun static int __init s700_clk_init(void)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun return platform_driver_register(&s700_clk_driver);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun core_initcall(s700_clk_init);
659