xref: /OK3568_Linux_fs/kernel/drivers/clk/actions/owl-pll.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // OWL pll clock driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2014 Actions Semi Inc.
6*4882a593Smuzhiyun // Author: David Liu <liuwei@actions-semi.com>
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // Copyright (c) 2018 Linaro Ltd.
9*4882a593Smuzhiyun // Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "owl-pll.h"
17*4882a593Smuzhiyun 
owl_pll_calculate_mul(struct owl_pll_hw * pll_hw,unsigned long rate)18*4882a593Smuzhiyun static u32 owl_pll_calculate_mul(struct owl_pll_hw *pll_hw, unsigned long rate)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	u32 mul;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	mul = DIV_ROUND_CLOSEST(rate, pll_hw->bfreq);
23*4882a593Smuzhiyun 	if (mul < pll_hw->min_mul)
24*4882a593Smuzhiyun 		mul = pll_hw->min_mul;
25*4882a593Smuzhiyun 	else if (mul > pll_hw->max_mul)
26*4882a593Smuzhiyun 		mul = pll_hw->max_mul;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	return mul &= mul_mask(pll_hw);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun 
_get_table_rate(const struct clk_pll_table * table,unsigned int val)31*4882a593Smuzhiyun static unsigned long _get_table_rate(const struct clk_pll_table *table,
32*4882a593Smuzhiyun 		unsigned int val)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	const struct clk_pll_table *clkt;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	for (clkt = table; clkt->rate; clkt++)
37*4882a593Smuzhiyun 		if (clkt->val == val)
38*4882a593Smuzhiyun 			return clkt->rate;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	return 0;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
_get_pll_table(const struct clk_pll_table * table,unsigned long rate)43*4882a593Smuzhiyun static const struct clk_pll_table *_get_pll_table(
44*4882a593Smuzhiyun 		const struct clk_pll_table *table, unsigned long rate)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	const struct clk_pll_table *clkt;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	for (clkt = table; clkt->rate; clkt++) {
49*4882a593Smuzhiyun 		if (clkt->rate == rate) {
50*4882a593Smuzhiyun 			table = clkt;
51*4882a593Smuzhiyun 			break;
52*4882a593Smuzhiyun 		} else if (clkt->rate < rate)
53*4882a593Smuzhiyun 			table = clkt;
54*4882a593Smuzhiyun 	}
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return table;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
owl_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)59*4882a593Smuzhiyun static long owl_pll_round_rate(struct clk_hw *hw, unsigned long rate,
60*4882a593Smuzhiyun 		unsigned long *parent_rate)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	struct owl_pll *pll = hw_to_owl_pll(hw);
63*4882a593Smuzhiyun 	struct owl_pll_hw *pll_hw = &pll->pll_hw;
64*4882a593Smuzhiyun 	const struct clk_pll_table *clkt;
65*4882a593Smuzhiyun 	u32 mul;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (pll_hw->table) {
68*4882a593Smuzhiyun 		clkt = _get_pll_table(pll_hw->table, rate);
69*4882a593Smuzhiyun 		return clkt->rate;
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* fixed frequency */
73*4882a593Smuzhiyun 	if (pll_hw->width == 0)
74*4882a593Smuzhiyun 		return pll_hw->bfreq;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	mul = owl_pll_calculate_mul(pll_hw, rate);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	return pll_hw->bfreq * mul;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
owl_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)81*4882a593Smuzhiyun static unsigned long owl_pll_recalc_rate(struct clk_hw *hw,
82*4882a593Smuzhiyun 		unsigned long parent_rate)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	struct owl_pll *pll = hw_to_owl_pll(hw);
85*4882a593Smuzhiyun 	struct owl_pll_hw *pll_hw = &pll->pll_hw;
86*4882a593Smuzhiyun 	const struct owl_clk_common *common = &pll->common;
87*4882a593Smuzhiyun 	u32 val;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	if (pll_hw->table) {
90*4882a593Smuzhiyun 		regmap_read(common->regmap, pll_hw->reg, &val);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 		val = val >> pll_hw->shift;
93*4882a593Smuzhiyun 		val &= mul_mask(pll_hw);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 		return _get_table_rate(pll_hw->table, val);
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* fixed frequency */
99*4882a593Smuzhiyun 	if (pll_hw->width == 0)
100*4882a593Smuzhiyun 		return pll_hw->bfreq;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	regmap_read(common->regmap, pll_hw->reg, &val);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	val = val >> pll_hw->shift;
105*4882a593Smuzhiyun 	val &= mul_mask(pll_hw);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return pll_hw->bfreq * val;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
owl_pll_is_enabled(struct clk_hw * hw)110*4882a593Smuzhiyun static int owl_pll_is_enabled(struct clk_hw *hw)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct owl_pll *pll = hw_to_owl_pll(hw);
113*4882a593Smuzhiyun 	struct owl_pll_hw *pll_hw = &pll->pll_hw;
114*4882a593Smuzhiyun 	const struct owl_clk_common *common = &pll->common;
115*4882a593Smuzhiyun 	u32 reg;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	regmap_read(common->regmap, pll_hw->reg, &reg);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	return !!(reg & BIT(pll_hw->bit_idx));
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
owl_pll_set(const struct owl_clk_common * common,const struct owl_pll_hw * pll_hw,bool enable)122*4882a593Smuzhiyun static void owl_pll_set(const struct owl_clk_common *common,
123*4882a593Smuzhiyun 		       const struct owl_pll_hw *pll_hw, bool enable)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	u32 reg;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	regmap_read(common->regmap, pll_hw->reg, &reg);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (enable)
130*4882a593Smuzhiyun 		reg |= BIT(pll_hw->bit_idx);
131*4882a593Smuzhiyun 	else
132*4882a593Smuzhiyun 		reg &= ~BIT(pll_hw->bit_idx);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	regmap_write(common->regmap, pll_hw->reg, reg);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
owl_pll_enable(struct clk_hw * hw)137*4882a593Smuzhiyun static int owl_pll_enable(struct clk_hw *hw)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	struct owl_pll *pll = hw_to_owl_pll(hw);
140*4882a593Smuzhiyun 	const struct owl_clk_common *common = &pll->common;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	owl_pll_set(common, &pll->pll_hw, true);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
owl_pll_disable(struct clk_hw * hw)147*4882a593Smuzhiyun static void owl_pll_disable(struct clk_hw *hw)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct owl_pll *pll = hw_to_owl_pll(hw);
150*4882a593Smuzhiyun 	const struct owl_clk_common *common = &pll->common;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	owl_pll_set(common, &pll->pll_hw, false);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
owl_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)155*4882a593Smuzhiyun static int owl_pll_set_rate(struct clk_hw *hw, unsigned long rate,
156*4882a593Smuzhiyun 		unsigned long parent_rate)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct owl_pll *pll = hw_to_owl_pll(hw);
159*4882a593Smuzhiyun 	struct owl_pll_hw *pll_hw = &pll->pll_hw;
160*4882a593Smuzhiyun 	const struct owl_clk_common *common = &pll->common;
161*4882a593Smuzhiyun 	const struct clk_pll_table *clkt;
162*4882a593Smuzhiyun 	u32 val, reg;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* fixed frequency */
165*4882a593Smuzhiyun 	if (pll_hw->width == 0)
166*4882a593Smuzhiyun 		return 0;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (pll_hw->table) {
169*4882a593Smuzhiyun 		clkt = _get_pll_table(pll_hw->table, rate);
170*4882a593Smuzhiyun 		val = clkt->val;
171*4882a593Smuzhiyun 	} else {
172*4882a593Smuzhiyun 		val = owl_pll_calculate_mul(pll_hw, rate);
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	regmap_read(common->regmap, pll_hw->reg, &reg);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	reg &= ~mul_mask(pll_hw);
178*4882a593Smuzhiyun 	reg |= val << pll_hw->shift;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	regmap_write(common->regmap, pll_hw->reg, reg);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	udelay(pll_hw->delay);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun const struct clk_ops owl_pll_ops = {
188*4882a593Smuzhiyun 	.enable = owl_pll_enable,
189*4882a593Smuzhiyun 	.disable = owl_pll_disable,
190*4882a593Smuzhiyun 	.is_enabled = owl_pll_is_enabled,
191*4882a593Smuzhiyun 	.round_rate = owl_pll_round_rate,
192*4882a593Smuzhiyun 	.recalc_rate = owl_pll_recalc_rate,
193*4882a593Smuzhiyun 	.set_rate = owl_pll_set_rate,
194*4882a593Smuzhiyun };
195