xref: /OK3568_Linux_fs/kernel/drivers/clk/actions/owl-gate.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // OWL gate clock driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2014 Actions Semi Inc.
6*4882a593Smuzhiyun // Author: David Liu <liuwei@actions-semi.com>
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // Copyright (c) 2018 Linaro Ltd.
9*4882a593Smuzhiyun // Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "owl-gate.h"
15*4882a593Smuzhiyun 
owl_gate_set(const struct owl_clk_common * common,const struct owl_gate_hw * gate_hw,bool enable)16*4882a593Smuzhiyun void owl_gate_set(const struct owl_clk_common *common,
17*4882a593Smuzhiyun 		 const struct owl_gate_hw *gate_hw, bool enable)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun 	int set = gate_hw->gate_flags & CLK_GATE_SET_TO_DISABLE ? 1 : 0;
20*4882a593Smuzhiyun 	u32 reg;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	set ^= enable;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	regmap_read(common->regmap, gate_hw->reg, &reg);
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	if (set)
27*4882a593Smuzhiyun 		reg |= BIT(gate_hw->bit_idx);
28*4882a593Smuzhiyun 	else
29*4882a593Smuzhiyun 		reg &= ~BIT(gate_hw->bit_idx);
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	regmap_write(common->regmap, gate_hw->reg, reg);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
owl_gate_disable(struct clk_hw * hw)34*4882a593Smuzhiyun static void owl_gate_disable(struct clk_hw *hw)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	struct owl_gate *gate = hw_to_owl_gate(hw);
37*4882a593Smuzhiyun 	struct owl_clk_common *common = &gate->common;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	owl_gate_set(common, &gate->gate_hw, false);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
owl_gate_enable(struct clk_hw * hw)42*4882a593Smuzhiyun static int owl_gate_enable(struct clk_hw *hw)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	struct owl_gate *gate = hw_to_owl_gate(hw);
45*4882a593Smuzhiyun 	struct owl_clk_common *common = &gate->common;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	owl_gate_set(common, &gate->gate_hw, true);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	return 0;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
owl_gate_clk_is_enabled(const struct owl_clk_common * common,const struct owl_gate_hw * gate_hw)52*4882a593Smuzhiyun int owl_gate_clk_is_enabled(const struct owl_clk_common *common,
53*4882a593Smuzhiyun 		   const struct owl_gate_hw *gate_hw)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	u32 reg;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	regmap_read(common->regmap, gate_hw->reg, &reg);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	if (gate_hw->gate_flags & CLK_GATE_SET_TO_DISABLE)
60*4882a593Smuzhiyun 		reg ^= BIT(gate_hw->bit_idx);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	return !!(reg & BIT(gate_hw->bit_idx));
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
owl_gate_is_enabled(struct clk_hw * hw)65*4882a593Smuzhiyun static int owl_gate_is_enabled(struct clk_hw *hw)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	struct owl_gate *gate = hw_to_owl_gate(hw);
68*4882a593Smuzhiyun 	struct owl_clk_common *common = &gate->common;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	return owl_gate_clk_is_enabled(common, &gate->gate_hw);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun const struct clk_ops owl_gate_ops = {
74*4882a593Smuzhiyun 	.disable	= owl_gate_disable,
75*4882a593Smuzhiyun 	.enable		= owl_gate_enable,
76*4882a593Smuzhiyun 	.is_enabled	= owl_gate_is_enabled,
77*4882a593Smuzhiyun };
78