xref: /OK3568_Linux_fs/kernel/drivers/char/pc8736x_gpio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* linux/drivers/char/pc8736x_gpio.c
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun    National Semiconductor PC8736x GPIO driver.  Allows a user space
5*4882a593Smuzhiyun    process to play with the GPIO pins.
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun    Copyright (c) 2005,2006 Jim Cromie <jim.cromie@gmail.com>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun    adapted from linux/drivers/char/scx200_gpio.c
10*4882a593Smuzhiyun    Copyright (c) 2001,2002 Christer Weinigel <wingel@nano-system.com>,
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/fs.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/cdev.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/ioport.h>
21*4882a593Smuzhiyun #include <linux/mutex.h>
22*4882a593Smuzhiyun #include <linux/nsc_gpio.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/uaccess.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define DEVNAME "pc8736x_gpio"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun MODULE_AUTHOR("Jim Cromie <jim.cromie@gmail.com>");
29*4882a593Smuzhiyun MODULE_DESCRIPTION("NatSemi/Winbond PC-8736x GPIO Pin Driver");
30*4882a593Smuzhiyun MODULE_LICENSE("GPL");
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static int major;		/* default to dynamic major */
33*4882a593Smuzhiyun module_param(major, int, 0);
34*4882a593Smuzhiyun MODULE_PARM_DESC(major, "Major device number");
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static DEFINE_MUTEX(pc8736x_gpio_config_lock);
37*4882a593Smuzhiyun static unsigned pc8736x_gpio_base;
38*4882a593Smuzhiyun static u8 pc8736x_gpio_shadow[4];
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define SIO_BASE1       0x2E	/* 1st command-reg to check */
41*4882a593Smuzhiyun #define SIO_BASE2       0x4E	/* alt command-reg to check */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define SIO_SID		0x20	/* SuperI/O ID Register */
44*4882a593Smuzhiyun #define SIO_SID_PC87365	0xe5	/* Expected value in ID Register for PC87365 */
45*4882a593Smuzhiyun #define SIO_SID_PC87366	0xe9	/* Expected value in ID Register for PC87366 */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define SIO_CF1		0x21	/* chip config, bit0 is chip enable */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define PC8736X_GPIO_RANGE	16 /* ioaddr range */
50*4882a593Smuzhiyun #define PC8736X_GPIO_CT		32 /* minors matching 4 8 bit ports */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define SIO_UNIT_SEL	0x7	/* unit select reg */
53*4882a593Smuzhiyun #define SIO_UNIT_ACT	0x30	/* unit enable */
54*4882a593Smuzhiyun #define SIO_GPIO_UNIT	0x7	/* unit number of GPIO */
55*4882a593Smuzhiyun #define SIO_VLM_UNIT	0x0D
56*4882a593Smuzhiyun #define SIO_TMS_UNIT	0x0E
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* config-space addrs to read/write each unit's runtime addr */
59*4882a593Smuzhiyun #define SIO_BASE_HADDR		0x60
60*4882a593Smuzhiyun #define SIO_BASE_LADDR		0x61
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* GPIO config-space pin-control addresses */
63*4882a593Smuzhiyun #define SIO_GPIO_PIN_SELECT	0xF0
64*4882a593Smuzhiyun #define SIO_GPIO_PIN_CONFIG     0xF1
65*4882a593Smuzhiyun #define SIO_GPIO_PIN_EVENT      0xF2
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static unsigned char superio_cmd = 0;
68*4882a593Smuzhiyun static unsigned char selected_device = 0xFF;	/* bogus start val */
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* GPIO port runtime access, functionality */
71*4882a593Smuzhiyun static int port_offset[] = { 0, 4, 8, 10 };	/* non-uniform offsets ! */
72*4882a593Smuzhiyun /* static int event_capable[] = { 1, 1, 0, 0 };   ports 2,3 are hobbled */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define PORT_OUT	0
75*4882a593Smuzhiyun #define PORT_IN		1
76*4882a593Smuzhiyun #define PORT_EVT_EN	2
77*4882a593Smuzhiyun #define PORT_EVT_STST	3
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static struct platform_device *pdev;  /* use in dev_*() */
80*4882a593Smuzhiyun 
superio_outb(int addr,int val)81*4882a593Smuzhiyun static inline void superio_outb(int addr, int val)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	outb_p(addr, superio_cmd);
84*4882a593Smuzhiyun 	outb_p(val, superio_cmd + 1);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
superio_inb(int addr)87*4882a593Smuzhiyun static inline int superio_inb(int addr)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	outb_p(addr, superio_cmd);
90*4882a593Smuzhiyun 	return inb_p(superio_cmd + 1);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
pc8736x_superio_present(void)93*4882a593Smuzhiyun static int pc8736x_superio_present(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	int id;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* try the 2 possible values, read a hardware reg to verify */
98*4882a593Smuzhiyun 	superio_cmd = SIO_BASE1;
99*4882a593Smuzhiyun 	id = superio_inb(SIO_SID);
100*4882a593Smuzhiyun 	if (id == SIO_SID_PC87365 || id == SIO_SID_PC87366)
101*4882a593Smuzhiyun 		return superio_cmd;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	superio_cmd = SIO_BASE2;
104*4882a593Smuzhiyun 	id = superio_inb(SIO_SID);
105*4882a593Smuzhiyun 	if (id == SIO_SID_PC87365 || id == SIO_SID_PC87366)
106*4882a593Smuzhiyun 		return superio_cmd;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
device_select(unsigned devldn)111*4882a593Smuzhiyun static void device_select(unsigned devldn)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	superio_outb(SIO_UNIT_SEL, devldn);
114*4882a593Smuzhiyun 	selected_device = devldn;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
select_pin(unsigned iminor)117*4882a593Smuzhiyun static void select_pin(unsigned iminor)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	/* select GPIO port/pin from device minor number */
120*4882a593Smuzhiyun 	device_select(SIO_GPIO_UNIT);
121*4882a593Smuzhiyun 	superio_outb(SIO_GPIO_PIN_SELECT,
122*4882a593Smuzhiyun 		     ((iminor << 1) & 0xF0) | (iminor & 0x7));
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
pc8736x_gpio_configure_fn(unsigned index,u32 mask,u32 bits,u32 func_slct)125*4882a593Smuzhiyun static inline u32 pc8736x_gpio_configure_fn(unsigned index, u32 mask, u32 bits,
126*4882a593Smuzhiyun 					    u32 func_slct)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	u32 config, new_config;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	mutex_lock(&pc8736x_gpio_config_lock);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	device_select(SIO_GPIO_UNIT);
133*4882a593Smuzhiyun 	select_pin(index);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* read current config value */
136*4882a593Smuzhiyun 	config = superio_inb(func_slct);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* set new config */
139*4882a593Smuzhiyun 	new_config = (config & mask) | bits;
140*4882a593Smuzhiyun 	superio_outb(func_slct, new_config);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	mutex_unlock(&pc8736x_gpio_config_lock);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return config;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
pc8736x_gpio_configure(unsigned index,u32 mask,u32 bits)147*4882a593Smuzhiyun static u32 pc8736x_gpio_configure(unsigned index, u32 mask, u32 bits)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	return pc8736x_gpio_configure_fn(index, mask, bits,
150*4882a593Smuzhiyun 					 SIO_GPIO_PIN_CONFIG);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
pc8736x_gpio_get(unsigned minor)153*4882a593Smuzhiyun static int pc8736x_gpio_get(unsigned minor)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	int port, bit, val;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	port = minor >> 3;
158*4882a593Smuzhiyun 	bit = minor & 7;
159*4882a593Smuzhiyun 	val = inb_p(pc8736x_gpio_base + port_offset[port] + PORT_IN);
160*4882a593Smuzhiyun 	val >>= bit;
161*4882a593Smuzhiyun 	val &= 1;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "_gpio_get(%d from %x bit %d) == val %d\n",
164*4882a593Smuzhiyun 		minor, pc8736x_gpio_base + port_offset[port] + PORT_IN, bit,
165*4882a593Smuzhiyun 		val);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return val;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
pc8736x_gpio_set(unsigned minor,int val)170*4882a593Smuzhiyun static void pc8736x_gpio_set(unsigned minor, int val)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	int port, bit, curval;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	minor &= 0x1f;
175*4882a593Smuzhiyun 	port = minor >> 3;
176*4882a593Smuzhiyun 	bit = minor & 7;
177*4882a593Smuzhiyun 	curval = inb_p(pc8736x_gpio_base + port_offset[port] + PORT_OUT);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "addr:%x cur:%x bit-pos:%d cur-bit:%x + new:%d -> bit-new:%d\n",
180*4882a593Smuzhiyun 		pc8736x_gpio_base + port_offset[port] + PORT_OUT,
181*4882a593Smuzhiyun 		curval, bit, (curval & ~(1 << bit)), val, (val << bit));
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	val = (curval & ~(1 << bit)) | (val << bit);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "gpio_set(minor:%d port:%d bit:%d)"
186*4882a593Smuzhiyun 		" %2x -> %2x\n", minor, port, bit, curval, val);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	outb_p(val, pc8736x_gpio_base + port_offset[port] + PORT_OUT);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	curval = inb_p(pc8736x_gpio_base + port_offset[port] + PORT_OUT);
191*4882a593Smuzhiyun 	val = inb_p(pc8736x_gpio_base + port_offset[port] + PORT_IN);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "wrote %x, read: %x\n", curval, val);
194*4882a593Smuzhiyun 	pc8736x_gpio_shadow[port] = val;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
pc8736x_gpio_current(unsigned minor)197*4882a593Smuzhiyun static int pc8736x_gpio_current(unsigned minor)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	int port, bit;
200*4882a593Smuzhiyun 	minor &= 0x1f;
201*4882a593Smuzhiyun 	port = minor >> 3;
202*4882a593Smuzhiyun 	bit = minor & 7;
203*4882a593Smuzhiyun 	return ((pc8736x_gpio_shadow[port] >> bit) & 0x01);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
pc8736x_gpio_change(unsigned index)206*4882a593Smuzhiyun static void pc8736x_gpio_change(unsigned index)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	pc8736x_gpio_set(index, !pc8736x_gpio_current(index));
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static struct nsc_gpio_ops pc8736x_gpio_ops = {
212*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
213*4882a593Smuzhiyun 	.gpio_config	= pc8736x_gpio_configure,
214*4882a593Smuzhiyun 	.gpio_dump	= nsc_gpio_dump,
215*4882a593Smuzhiyun 	.gpio_get	= pc8736x_gpio_get,
216*4882a593Smuzhiyun 	.gpio_set	= pc8736x_gpio_set,
217*4882a593Smuzhiyun 	.gpio_change	= pc8736x_gpio_change,
218*4882a593Smuzhiyun 	.gpio_current	= pc8736x_gpio_current
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
pc8736x_gpio_open(struct inode * inode,struct file * file)221*4882a593Smuzhiyun static int pc8736x_gpio_open(struct inode *inode, struct file *file)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	unsigned m = iminor(inode);
224*4882a593Smuzhiyun 	file->private_data = &pc8736x_gpio_ops;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "open %d\n", m);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	if (m >= PC8736X_GPIO_CT)
229*4882a593Smuzhiyun 		return -EINVAL;
230*4882a593Smuzhiyun 	return nonseekable_open(inode, file);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static const struct file_operations pc8736x_gpio_fileops = {
234*4882a593Smuzhiyun 	.owner	= THIS_MODULE,
235*4882a593Smuzhiyun 	.open	= pc8736x_gpio_open,
236*4882a593Smuzhiyun 	.write	= nsc_gpio_write,
237*4882a593Smuzhiyun 	.read	= nsc_gpio_read,
238*4882a593Smuzhiyun 	.llseek = no_llseek,
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
pc8736x_init_shadow(void)241*4882a593Smuzhiyun static void __init pc8736x_init_shadow(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	int port;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* read the current values driven on the GPIO signals */
246*4882a593Smuzhiyun 	for (port = 0; port < 4; ++port)
247*4882a593Smuzhiyun 		pc8736x_gpio_shadow[port]
248*4882a593Smuzhiyun 		    = inb_p(pc8736x_gpio_base + port_offset[port]
249*4882a593Smuzhiyun 			    + PORT_OUT);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static struct cdev pc8736x_gpio_cdev;
254*4882a593Smuzhiyun 
pc8736x_gpio_init(void)255*4882a593Smuzhiyun static int __init pc8736x_gpio_init(void)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	int rc;
258*4882a593Smuzhiyun 	dev_t devid;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	pdev = platform_device_alloc(DEVNAME, 0);
261*4882a593Smuzhiyun 	if (!pdev)
262*4882a593Smuzhiyun 		return -ENOMEM;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	rc = platform_device_add(pdev);
265*4882a593Smuzhiyun 	if (rc) {
266*4882a593Smuzhiyun 		rc = -ENODEV;
267*4882a593Smuzhiyun 		goto undo_platform_dev_alloc;
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 	dev_info(&pdev->dev, "NatSemi pc8736x GPIO Driver Initializing\n");
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (!pc8736x_superio_present()) {
272*4882a593Smuzhiyun 		rc = -ENODEV;
273*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no device found\n");
274*4882a593Smuzhiyun 		goto undo_platform_dev_add;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 	pc8736x_gpio_ops.dev = &pdev->dev;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* Verify that chip and it's GPIO unit are both enabled.
279*4882a593Smuzhiyun 	   My BIOS does this, so I take minimum action here
280*4882a593Smuzhiyun 	 */
281*4882a593Smuzhiyun 	rc = superio_inb(SIO_CF1);
282*4882a593Smuzhiyun 	if (!(rc & 0x01)) {
283*4882a593Smuzhiyun 		rc = -ENODEV;
284*4882a593Smuzhiyun 		dev_err(&pdev->dev, "device not enabled\n");
285*4882a593Smuzhiyun 		goto undo_platform_dev_add;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 	device_select(SIO_GPIO_UNIT);
288*4882a593Smuzhiyun 	if (!superio_inb(SIO_UNIT_ACT)) {
289*4882a593Smuzhiyun 		rc = -ENODEV;
290*4882a593Smuzhiyun 		dev_err(&pdev->dev, "GPIO unit not enabled\n");
291*4882a593Smuzhiyun 		goto undo_platform_dev_add;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* read the GPIO unit base addr that chip responds to */
295*4882a593Smuzhiyun 	pc8736x_gpio_base = (superio_inb(SIO_BASE_HADDR) << 8
296*4882a593Smuzhiyun 			     | superio_inb(SIO_BASE_LADDR));
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	if (!request_region(pc8736x_gpio_base, PC8736X_GPIO_RANGE, DEVNAME)) {
299*4882a593Smuzhiyun 		rc = -ENODEV;
300*4882a593Smuzhiyun 		dev_err(&pdev->dev, "GPIO ioport %x busy\n",
301*4882a593Smuzhiyun 			pc8736x_gpio_base);
302*4882a593Smuzhiyun 		goto undo_platform_dev_add;
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 	dev_info(&pdev->dev, "GPIO ioport %x reserved\n", pc8736x_gpio_base);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (major) {
307*4882a593Smuzhiyun 		devid = MKDEV(major, 0);
308*4882a593Smuzhiyun 		rc = register_chrdev_region(devid, PC8736X_GPIO_CT, DEVNAME);
309*4882a593Smuzhiyun 	} else {
310*4882a593Smuzhiyun 		rc = alloc_chrdev_region(&devid, 0, PC8736X_GPIO_CT, DEVNAME);
311*4882a593Smuzhiyun 		major = MAJOR(devid);
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (rc < 0) {
315*4882a593Smuzhiyun 		dev_err(&pdev->dev, "register-chrdev failed: %d\n", rc);
316*4882a593Smuzhiyun 		goto undo_request_region;
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 	if (!major) {
319*4882a593Smuzhiyun 		major = rc;
320*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "got dynamic major %d\n", major);
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	pc8736x_init_shadow();
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* ignore minor errs, and succeed */
326*4882a593Smuzhiyun 	cdev_init(&pc8736x_gpio_cdev, &pc8736x_gpio_fileops);
327*4882a593Smuzhiyun 	cdev_add(&pc8736x_gpio_cdev, devid, PC8736X_GPIO_CT);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return 0;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun undo_request_region:
332*4882a593Smuzhiyun 	release_region(pc8736x_gpio_base, PC8736X_GPIO_RANGE);
333*4882a593Smuzhiyun undo_platform_dev_add:
334*4882a593Smuzhiyun 	platform_device_del(pdev);
335*4882a593Smuzhiyun undo_platform_dev_alloc:
336*4882a593Smuzhiyun 	platform_device_put(pdev);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	return rc;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
pc8736x_gpio_cleanup(void)341*4882a593Smuzhiyun static void __exit pc8736x_gpio_cleanup(void)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "cleanup\n");
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	cdev_del(&pc8736x_gpio_cdev);
346*4882a593Smuzhiyun 	unregister_chrdev_region(MKDEV(major,0), PC8736X_GPIO_CT);
347*4882a593Smuzhiyun 	release_region(pc8736x_gpio_base, PC8736X_GPIO_RANGE);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	platform_device_unregister(pdev);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun module_init(pc8736x_gpio_init);
353*4882a593Smuzhiyun module_exit(pc8736x_gpio_cleanup);
354