1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * 3780i.h -- declarations for 3780i.c 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Written By: Mike Sullivan IBM Corporation 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Copyright (C) 1999 IBM Corporation 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 11*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by 12*4882a593Smuzhiyun * the Free Software Foundation; either version 2 of the License, or 13*4882a593Smuzhiyun * (at your option) any later version. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, 16*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 17*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18*4882a593Smuzhiyun * GNU General Public License for more details. 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun * NO WARRANTY 21*4882a593Smuzhiyun * THE PROGRAM IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR 22*4882a593Smuzhiyun * CONDITIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED INCLUDING, WITHOUT 23*4882a593Smuzhiyun * LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT, 24*4882a593Smuzhiyun * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Each Recipient is 25*4882a593Smuzhiyun * solely responsible for determining the appropriateness of using and 26*4882a593Smuzhiyun * distributing the Program and assumes all risks associated with its 27*4882a593Smuzhiyun * exercise of rights under this Agreement, including but not limited to 28*4882a593Smuzhiyun * the risks and costs of program errors, damage to or loss of data, 29*4882a593Smuzhiyun * programs or equipment, and unavailability or interruption of operations. 30*4882a593Smuzhiyun * 31*4882a593Smuzhiyun * DISCLAIMER OF LIABILITY 32*4882a593Smuzhiyun * NEITHER RECIPIENT NOR ANY CONTRIBUTORS SHALL HAVE ANY LIABILITY FOR ANY 33*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 34*4882a593Smuzhiyun * DAMAGES (INCLUDING WITHOUT LIMITATION LOST PROFITS), HOWEVER CAUSED AND 35*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR 36*4882a593Smuzhiyun * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE 37*4882a593Smuzhiyun * USE OR DISTRIBUTION OF THE PROGRAM OR THE EXERCISE OF ANY RIGHTS GRANTED 38*4882a593Smuzhiyun * HEREUNDER, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES 39*4882a593Smuzhiyun * 40*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 41*4882a593Smuzhiyun * along with this program; if not, write to the Free Software 42*4882a593Smuzhiyun * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 43*4882a593Smuzhiyun * 44*4882a593Smuzhiyun * 45*4882a593Smuzhiyun * 10/23/2000 - Alpha Release 46*4882a593Smuzhiyun * First release to the public 47*4882a593Smuzhiyun */ 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #ifndef _LINUX_3780I_H 50*4882a593Smuzhiyun #define _LINUX_3780I_H 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #include <asm/io.h> 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* DSP I/O port offsets and definitions */ 55*4882a593Smuzhiyun #define DSP_IsaSlaveControl 0x0000 /* ISA slave control register */ 56*4882a593Smuzhiyun #define DSP_IsaSlaveStatus 0x0001 /* ISA slave status register */ 57*4882a593Smuzhiyun #define DSP_ConfigAddress 0x0002 /* General config address register */ 58*4882a593Smuzhiyun #define DSP_ConfigData 0x0003 /* General config data register */ 59*4882a593Smuzhiyun #define DSP_HBridgeControl 0x0002 /* HBridge control register */ 60*4882a593Smuzhiyun #define DSP_MsaAddrLow 0x0004 /* MSP System Address, low word */ 61*4882a593Smuzhiyun #define DSP_MsaAddrHigh 0x0006 /* MSP System Address, high word */ 62*4882a593Smuzhiyun #define DSP_MsaDataDSISHigh 0x0008 /* MSA data register: d-store word or high byte of i-store */ 63*4882a593Smuzhiyun #define DSP_MsaDataISLow 0x000A /* MSA data register: low word of i-store */ 64*4882a593Smuzhiyun #define DSP_ReadAndClear 0x000C /* MSA read and clear data register */ 65*4882a593Smuzhiyun #define DSP_Interrupt 0x000E /* Interrupt register (IPC source) */ 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun typedef struct { 68*4882a593Smuzhiyun unsigned char ClockControl:1; /* RW: Clock control: 0=normal, 1=stop 3780i clocks */ 69*4882a593Smuzhiyun unsigned char SoftReset:1; /* RW: Soft reset 0=normal, 1=soft reset active */ 70*4882a593Smuzhiyun unsigned char ConfigMode:1; /* RW: Configuration mode, 0=normal, 1=config mode */ 71*4882a593Smuzhiyun unsigned short Reserved:13; /* 0: Reserved */ 72*4882a593Smuzhiyun } DSP_ISA_SLAVE_CONTROL; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun typedef struct { 76*4882a593Smuzhiyun unsigned short EnableDspInt:1; /* RW: Enable DSP to X86 ISA interrupt 0=mask it, 1=enable it */ 77*4882a593Smuzhiyun unsigned short MemAutoInc:1; /* RW: Memory address auto increment, 0=disable, 1=enable */ 78*4882a593Smuzhiyun unsigned short IoAutoInc:1; /* RW: I/O address auto increment, 0=disable, 1=enable */ 79*4882a593Smuzhiyun unsigned short DiagnosticMode:1; /* RW: Disgnostic mode 0=nromal, 1=diagnostic mode */ 80*4882a593Smuzhiyun unsigned short IsaPacingTimer:12; /* R: ISA access pacing timer: count of core cycles stolen */ 81*4882a593Smuzhiyun } DSP_HBRIDGE_CONTROL; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* DSP register indexes used with the configuration register address (index) register */ 85*4882a593Smuzhiyun #define DSP_UartCfg1Index 0x0003 /* UART config register 1 */ 86*4882a593Smuzhiyun #define DSP_UartCfg2Index 0x0004 /* UART config register 2 */ 87*4882a593Smuzhiyun #define DSP_HBridgeCfg1Index 0x0007 /* HBridge config register 1 */ 88*4882a593Smuzhiyun #define DSP_HBridgeCfg2Index 0x0008 /* HBridge config register 2 */ 89*4882a593Smuzhiyun #define DSP_BusMasterCfg1Index 0x0009 /* ISA bus master config register 1 */ 90*4882a593Smuzhiyun #define DSP_BusMasterCfg2Index 0x000A /* ISA bus master config register 2 */ 91*4882a593Smuzhiyun #define DSP_IsaProtCfgIndex 0x000F /* ISA protocol control register */ 92*4882a593Smuzhiyun #define DSP_PowerMgCfgIndex 0x0010 /* Low poser suspend/resume enable */ 93*4882a593Smuzhiyun #define DSP_HBusTimerCfgIndex 0x0011 /* HBUS timer load value */ 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun typedef struct { 96*4882a593Smuzhiyun unsigned char IrqActiveLow:1; /* RW: IRQ active high or low: 0=high, 1=low */ 97*4882a593Smuzhiyun unsigned char IrqPulse:1; /* RW: IRQ pulse or level: 0=level, 1=pulse */ 98*4882a593Smuzhiyun unsigned char Irq:3; /* RW: IRQ selection */ 99*4882a593Smuzhiyun unsigned char BaseIO:2; /* RW: Base I/O selection */ 100*4882a593Smuzhiyun unsigned char Reserved:1; /* 0: Reserved */ 101*4882a593Smuzhiyun } DSP_UART_CFG_1; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun typedef struct { 104*4882a593Smuzhiyun unsigned char Enable:1; /* RW: Enable I/O and IRQ: 0=false, 1=true */ 105*4882a593Smuzhiyun unsigned char Reserved:7; /* 0: Reserved */ 106*4882a593Smuzhiyun } DSP_UART_CFG_2; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun typedef struct { 109*4882a593Smuzhiyun unsigned char IrqActiveLow:1; /* RW: IRQ active high=0 or low=1 */ 110*4882a593Smuzhiyun unsigned char IrqPulse:1; /* RW: IRQ pulse=1 or level=0 */ 111*4882a593Smuzhiyun unsigned char Irq:3; /* RW: IRQ selection */ 112*4882a593Smuzhiyun unsigned char AccessMode:1; /* RW: 16-bit register access method 0=byte, 1=word */ 113*4882a593Smuzhiyun unsigned char Reserved:2; /* 0: Reserved */ 114*4882a593Smuzhiyun } DSP_HBRIDGE_CFG_1; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun typedef struct { 117*4882a593Smuzhiyun unsigned char Enable:1; /* RW: enable I/O and IRQ: 0=false, 1=true */ 118*4882a593Smuzhiyun unsigned char Reserved:7; /* 0: Reserved */ 119*4882a593Smuzhiyun } DSP_HBRIDGE_CFG_2; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun typedef struct { 123*4882a593Smuzhiyun unsigned char Dma:3; /* RW: DMA channel selection */ 124*4882a593Smuzhiyun unsigned char NumTransfers:2; /* RW: Maximum # of transfers once being granted the ISA bus */ 125*4882a593Smuzhiyun unsigned char ReRequest:2; /* RW: Minimum delay between releasing the ISA bus and requesting it again */ 126*4882a593Smuzhiyun unsigned char MEMCS16:1; /* RW: ISA signal MEMCS16: 0=disabled, 1=enabled */ 127*4882a593Smuzhiyun } DSP_BUSMASTER_CFG_1; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun typedef struct { 130*4882a593Smuzhiyun unsigned char IsaMemCmdWidth:2; /* RW: ISA memory command width */ 131*4882a593Smuzhiyun unsigned char Reserved:6; /* 0: Reserved */ 132*4882a593Smuzhiyun } DSP_BUSMASTER_CFG_2; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun typedef struct { 136*4882a593Smuzhiyun unsigned char GateIOCHRDY:1; /* RW: Enable IOCHRDY gating: 0=false, 1=true */ 137*4882a593Smuzhiyun unsigned char Reserved:7; /* 0: Reserved */ 138*4882a593Smuzhiyun } DSP_ISA_PROT_CFG; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun typedef struct { 141*4882a593Smuzhiyun unsigned char Enable:1; /* RW: Enable low power suspend/resume 0=false, 1=true */ 142*4882a593Smuzhiyun unsigned char Reserved:7; /* 0: Reserved */ 143*4882a593Smuzhiyun } DSP_POWER_MGMT_CFG; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun typedef struct { 146*4882a593Smuzhiyun unsigned char LoadValue:8; /* RW: HBUS timer load value */ 147*4882a593Smuzhiyun } DSP_HBUS_TIMER_CFG; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* DSP registers that exist in MSA I/O space */ 152*4882a593Smuzhiyun #define DSP_ChipID 0x80000000 153*4882a593Smuzhiyun #define DSP_MspBootDomain 0x80000580 154*4882a593Smuzhiyun #define DSP_LBusTimeoutDisable 0x80000580 155*4882a593Smuzhiyun #define DSP_ClockControl_1 0x8000058A 156*4882a593Smuzhiyun #define DSP_ClockControl_2 0x8000058C 157*4882a593Smuzhiyun #define DSP_ChipReset 0x80000588 158*4882a593Smuzhiyun #define DSP_GpioModeControl_15_8 0x80000082 159*4882a593Smuzhiyun #define DSP_GpioDriverEnable_15_8 0x80000076 160*4882a593Smuzhiyun #define DSP_GpioOutputData_15_8 0x80000072 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun typedef struct { 163*4882a593Smuzhiyun unsigned short NMI:1; /* RW: non maskable interrupt */ 164*4882a593Smuzhiyun unsigned short Halt:1; /* RW: Halt MSP clock */ 165*4882a593Smuzhiyun unsigned short ResetCore:1; /* RW: Reset MSP core interface */ 166*4882a593Smuzhiyun unsigned short Reserved:13; /* 0: Reserved */ 167*4882a593Smuzhiyun } DSP_BOOT_DOMAIN; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun typedef struct { 170*4882a593Smuzhiyun unsigned short DisableTimeout:1; /* RW: Disable LBus timeout */ 171*4882a593Smuzhiyun unsigned short Reserved:15; /* 0: Reserved */ 172*4882a593Smuzhiyun } DSP_LBUS_TIMEOUT_DISABLE; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun typedef struct { 175*4882a593Smuzhiyun unsigned short Memory:1; /* RW: Reset memory interface */ 176*4882a593Smuzhiyun unsigned short SerialPort1:1; /* RW: Reset serial port 1 interface */ 177*4882a593Smuzhiyun unsigned short SerialPort2:1; /* RW: Reset serial port 2 interface */ 178*4882a593Smuzhiyun unsigned short SerialPort3:1; /* RW: Reset serial port 3 interface */ 179*4882a593Smuzhiyun unsigned short Gpio:1; /* RW: Reset GPIO interface */ 180*4882a593Smuzhiyun unsigned short Dma:1; /* RW: Reset DMA interface */ 181*4882a593Smuzhiyun unsigned short SoundBlaster:1; /* RW: Reset soundblaster interface */ 182*4882a593Smuzhiyun unsigned short Uart:1; /* RW: Reset UART interface */ 183*4882a593Smuzhiyun unsigned short Midi:1; /* RW: Reset MIDI interface */ 184*4882a593Smuzhiyun unsigned short IsaMaster:1; /* RW: Reset ISA master interface */ 185*4882a593Smuzhiyun unsigned short Reserved:6; /* 0: Reserved */ 186*4882a593Smuzhiyun } DSP_CHIP_RESET; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun typedef struct { 189*4882a593Smuzhiyun unsigned short N_Divisor:6; /* RW: (N) PLL output clock divisor */ 190*4882a593Smuzhiyun unsigned short Reserved1:2; /* 0: reserved */ 191*4882a593Smuzhiyun unsigned short M_Multiplier:6; /* RW: (M) PLL feedback clock multiplier */ 192*4882a593Smuzhiyun unsigned short Reserved2:2; /* 0: reserved */ 193*4882a593Smuzhiyun } DSP_CLOCK_CONTROL_1; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun typedef struct { 196*4882a593Smuzhiyun unsigned short PllBypass:1; /* RW: PLL Bypass */ 197*4882a593Smuzhiyun unsigned short Reserved:15; /* 0: Reserved */ 198*4882a593Smuzhiyun } DSP_CLOCK_CONTROL_2; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun typedef struct { 201*4882a593Smuzhiyun unsigned short Latch8:1; 202*4882a593Smuzhiyun unsigned short Latch9:1; 203*4882a593Smuzhiyun unsigned short Latch10:1; 204*4882a593Smuzhiyun unsigned short Latch11:1; 205*4882a593Smuzhiyun unsigned short Latch12:1; 206*4882a593Smuzhiyun unsigned short Latch13:1; 207*4882a593Smuzhiyun unsigned short Latch14:1; 208*4882a593Smuzhiyun unsigned short Latch15:1; 209*4882a593Smuzhiyun unsigned short Mask8:1; 210*4882a593Smuzhiyun unsigned short Mask9:1; 211*4882a593Smuzhiyun unsigned short Mask10:1; 212*4882a593Smuzhiyun unsigned short Mask11:1; 213*4882a593Smuzhiyun unsigned short Mask12:1; 214*4882a593Smuzhiyun unsigned short Mask13:1; 215*4882a593Smuzhiyun unsigned short Mask14:1; 216*4882a593Smuzhiyun unsigned short Mask15:1; 217*4882a593Smuzhiyun } DSP_GPIO_OUTPUT_DATA_15_8; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun typedef struct { 220*4882a593Smuzhiyun unsigned short Enable8:1; 221*4882a593Smuzhiyun unsigned short Enable9:1; 222*4882a593Smuzhiyun unsigned short Enable10:1; 223*4882a593Smuzhiyun unsigned short Enable11:1; 224*4882a593Smuzhiyun unsigned short Enable12:1; 225*4882a593Smuzhiyun unsigned short Enable13:1; 226*4882a593Smuzhiyun unsigned short Enable14:1; 227*4882a593Smuzhiyun unsigned short Enable15:1; 228*4882a593Smuzhiyun unsigned short Mask8:1; 229*4882a593Smuzhiyun unsigned short Mask9:1; 230*4882a593Smuzhiyun unsigned short Mask10:1; 231*4882a593Smuzhiyun unsigned short Mask11:1; 232*4882a593Smuzhiyun unsigned short Mask12:1; 233*4882a593Smuzhiyun unsigned short Mask13:1; 234*4882a593Smuzhiyun unsigned short Mask14:1; 235*4882a593Smuzhiyun unsigned short Mask15:1; 236*4882a593Smuzhiyun } DSP_GPIO_DRIVER_ENABLE_15_8; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun typedef struct { 239*4882a593Smuzhiyun unsigned short GpioMode8:2; 240*4882a593Smuzhiyun unsigned short GpioMode9:2; 241*4882a593Smuzhiyun unsigned short GpioMode10:2; 242*4882a593Smuzhiyun unsigned short GpioMode11:2; 243*4882a593Smuzhiyun unsigned short GpioMode12:2; 244*4882a593Smuzhiyun unsigned short GpioMode13:2; 245*4882a593Smuzhiyun unsigned short GpioMode14:2; 246*4882a593Smuzhiyun unsigned short GpioMode15:2; 247*4882a593Smuzhiyun } DSP_GPIO_MODE_15_8; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* Component masks that are defined in dspmgr.h */ 250*4882a593Smuzhiyun #define MW_ADC_MASK 0x0001 251*4882a593Smuzhiyun #define MW_AIC2_MASK 0x0006 252*4882a593Smuzhiyun #define MW_MIDI_MASK 0x0008 253*4882a593Smuzhiyun #define MW_CDDAC_MASK 0x8001 254*4882a593Smuzhiyun #define MW_AIC1_MASK 0xE006 255*4882a593Smuzhiyun #define MW_UART_MASK 0xE00A 256*4882a593Smuzhiyun #define MW_ACI_MASK 0xE00B 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun /* 259*4882a593Smuzhiyun * Definition of 3780i configuration structure. Unless otherwise stated, 260*4882a593Smuzhiyun * these values are provided as input to the 3780i support layer. At present, 261*4882a593Smuzhiyun * the only values maintained by the 3780i support layer are the saved UART 262*4882a593Smuzhiyun * registers. 263*4882a593Smuzhiyun */ 264*4882a593Smuzhiyun typedef struct _DSP_3780I_CONFIG_SETTINGS { 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun /* Location of base configuration register */ 267*4882a593Smuzhiyun unsigned short usBaseConfigIO; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun /* Enables for various DSP components */ 270*4882a593Smuzhiyun int bDSPEnabled; 271*4882a593Smuzhiyun int bModemEnabled; 272*4882a593Smuzhiyun int bInterruptClaimed; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun /* IRQ, DMA, and Base I/O addresses for various DSP components */ 275*4882a593Smuzhiyun unsigned short usDspIrq; 276*4882a593Smuzhiyun unsigned short usDspDma; 277*4882a593Smuzhiyun unsigned short usDspBaseIO; 278*4882a593Smuzhiyun unsigned short usUartIrq; 279*4882a593Smuzhiyun unsigned short usUartBaseIO; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* IRQ modes for various DSP components */ 282*4882a593Smuzhiyun int bDspIrqActiveLow; 283*4882a593Smuzhiyun int bUartIrqActiveLow; 284*4882a593Smuzhiyun int bDspIrqPulse; 285*4882a593Smuzhiyun int bUartIrqPulse; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun /* Card abilities */ 288*4882a593Smuzhiyun unsigned uIps; 289*4882a593Smuzhiyun unsigned uDStoreSize; 290*4882a593Smuzhiyun unsigned uIStoreSize; 291*4882a593Smuzhiyun unsigned uDmaBandwidth; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun /* Adapter specific 3780i settings */ 294*4882a593Smuzhiyun unsigned short usNumTransfers; 295*4882a593Smuzhiyun unsigned short usReRequest; 296*4882a593Smuzhiyun int bEnableMEMCS16; 297*4882a593Smuzhiyun unsigned short usIsaMemCmdWidth; 298*4882a593Smuzhiyun int bGateIOCHRDY; 299*4882a593Smuzhiyun int bEnablePwrMgmt; 300*4882a593Smuzhiyun unsigned short usHBusTimerLoadValue; 301*4882a593Smuzhiyun int bDisableLBusTimeout; 302*4882a593Smuzhiyun unsigned short usN_Divisor; 303*4882a593Smuzhiyun unsigned short usM_Multiplier; 304*4882a593Smuzhiyun int bPllBypass; 305*4882a593Smuzhiyun unsigned short usChipletEnable; /* Used with the chip reset register to enable specific chiplets */ 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun /* Saved UART registers. These are maintained by the 3780i support layer. */ 308*4882a593Smuzhiyun int bUartSaved; /* True after a successful save of the UART registers */ 309*4882a593Smuzhiyun unsigned char ucIER; /* Interrupt enable register */ 310*4882a593Smuzhiyun unsigned char ucFCR; /* FIFO control register */ 311*4882a593Smuzhiyun unsigned char ucLCR; /* Line control register */ 312*4882a593Smuzhiyun unsigned char ucMCR; /* Modem control register */ 313*4882a593Smuzhiyun unsigned char ucSCR; /* Scratch register */ 314*4882a593Smuzhiyun unsigned char ucDLL; /* Divisor latch, low byte */ 315*4882a593Smuzhiyun unsigned char ucDLM; /* Divisor latch, high byte */ 316*4882a593Smuzhiyun } DSP_3780I_CONFIG_SETTINGS; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun /* 3780i support functions */ 320*4882a593Smuzhiyun int dsp3780I_EnableDSP(DSP_3780I_CONFIG_SETTINGS * pSettings, 321*4882a593Smuzhiyun unsigned short *pIrqMap, 322*4882a593Smuzhiyun unsigned short *pDmaMap); 323*4882a593Smuzhiyun int dsp3780I_DisableDSP(DSP_3780I_CONFIG_SETTINGS * pSettings); 324*4882a593Smuzhiyun int dsp3780I_Reset(DSP_3780I_CONFIG_SETTINGS * pSettings); 325*4882a593Smuzhiyun int dsp3780I_Run(DSP_3780I_CONFIG_SETTINGS * pSettings); 326*4882a593Smuzhiyun int dsp3780I_ReadDStore(unsigned short usDspBaseIO, void __user *pvBuffer, 327*4882a593Smuzhiyun unsigned uCount, unsigned long ulDSPAddr); 328*4882a593Smuzhiyun int dsp3780I_ReadAndClearDStore(unsigned short usDspBaseIO, 329*4882a593Smuzhiyun void __user *pvBuffer, unsigned uCount, 330*4882a593Smuzhiyun unsigned long ulDSPAddr); 331*4882a593Smuzhiyun int dsp3780I_WriteDStore(unsigned short usDspBaseIO, void __user *pvBuffer, 332*4882a593Smuzhiyun unsigned uCount, unsigned long ulDSPAddr); 333*4882a593Smuzhiyun int dsp3780I_ReadIStore(unsigned short usDspBaseIO, void __user *pvBuffer, 334*4882a593Smuzhiyun unsigned uCount, unsigned long ulDSPAddr); 335*4882a593Smuzhiyun int dsp3780I_WriteIStore(unsigned short usDspBaseIO, void __user *pvBuffer, 336*4882a593Smuzhiyun unsigned uCount, unsigned long ulDSPAddr); 337*4882a593Smuzhiyun unsigned short dsp3780I_ReadMsaCfg(unsigned short usDspBaseIO, 338*4882a593Smuzhiyun unsigned long ulMsaAddr); 339*4882a593Smuzhiyun void dsp3780I_WriteMsaCfg(unsigned short usDspBaseIO, 340*4882a593Smuzhiyun unsigned long ulMsaAddr, unsigned short usValue); 341*4882a593Smuzhiyun int dsp3780I_GetIPCSource(unsigned short usDspBaseIO, 342*4882a593Smuzhiyun unsigned short *pusIPCSource); 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun /* I/O port access macros */ 345*4882a593Smuzhiyun #define MKWORD(var) (*((unsigned short *)(&var))) 346*4882a593Smuzhiyun #define MKBYTE(var) (*((unsigned char *)(&var))) 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun #define WriteMsaCfg(addr,value) dsp3780I_WriteMsaCfg(usDspBaseIO,addr,value) 349*4882a593Smuzhiyun #define ReadMsaCfg(addr) dsp3780I_ReadMsaCfg(usDspBaseIO,addr) 350*4882a593Smuzhiyun #define WriteGenCfg(index,value) dsp3780I_WriteGenCfg(usDspBaseIO,index,value) 351*4882a593Smuzhiyun #define ReadGenCfg(index) dsp3780I_ReadGenCfg(usDspBaseIO,index) 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun #define InWordDsp(index) inw(usDspBaseIO+index) 354*4882a593Smuzhiyun #define InByteDsp(index) inb(usDspBaseIO+index) 355*4882a593Smuzhiyun #define OutWordDsp(index,value) outw(value,usDspBaseIO+index) 356*4882a593Smuzhiyun #define OutByteDsp(index,value) outb(value,usDspBaseIO+index) 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun #endif 359