xref: /OK3568_Linux_fs/kernel/drivers/char/mwave/3780i.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * 3780i.c -- helper routines for the 3780i DSP
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Written By: Mike Sullivan IBM Corporation
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 1999 IBM Corporation
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
11*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
12*4882a593Smuzhiyun * the Free Software Foundation; either version 2 of the License, or
13*4882a593Smuzhiyun * (at your option) any later version.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
16*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
17*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18*4882a593Smuzhiyun * GNU General Public License for more details.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * NO WARRANTY
21*4882a593Smuzhiyun * THE PROGRAM IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR
22*4882a593Smuzhiyun * CONDITIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED INCLUDING, WITHOUT
23*4882a593Smuzhiyun * LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT,
24*4882a593Smuzhiyun * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Each Recipient is
25*4882a593Smuzhiyun * solely responsible for determining the appropriateness of using and
26*4882a593Smuzhiyun * distributing the Program and assumes all risks associated with its
27*4882a593Smuzhiyun * exercise of rights under this Agreement, including but not limited to
28*4882a593Smuzhiyun * the risks and costs of program errors, damage to or loss of data,
29*4882a593Smuzhiyun * programs or equipment, and unavailability or interruption of operations.
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * DISCLAIMER OF LIABILITY
32*4882a593Smuzhiyun * NEITHER RECIPIENT NOR ANY CONTRIBUTORS SHALL HAVE ANY LIABILITY FOR ANY
33*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
34*4882a593Smuzhiyun * DAMAGES (INCLUDING WITHOUT LIMITATION LOST PROFITS), HOWEVER CAUSED AND
35*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
36*4882a593Smuzhiyun * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
37*4882a593Smuzhiyun * USE OR DISTRIBUTION OF THE PROGRAM OR THE EXERCISE OF ANY RIGHTS GRANTED
38*4882a593Smuzhiyun * HEREUNDER, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES
39*4882a593Smuzhiyun *
40*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
41*4882a593Smuzhiyun * along with this program; if not, write to the Free Software
42*4882a593Smuzhiyun * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
43*4882a593Smuzhiyun *
44*4882a593Smuzhiyun *
45*4882a593Smuzhiyun * 10/23/2000 - Alpha Release
46*4882a593Smuzhiyun *	First release to the public
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #include <linux/kernel.h>
50*4882a593Smuzhiyun #include <linux/unistd.h>
51*4882a593Smuzhiyun #include <linux/delay.h>
52*4882a593Smuzhiyun #include <linux/ioport.h>
53*4882a593Smuzhiyun #include <linux/bitops.h>
54*4882a593Smuzhiyun #include <linux/sched.h>	/* cond_resched() */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #include <asm/io.h>
57*4882a593Smuzhiyun #include <linux/uaccess.h>
58*4882a593Smuzhiyun #include <asm/irq.h>
59*4882a593Smuzhiyun #include "smapi.h"
60*4882a593Smuzhiyun #include "mwavedd.h"
61*4882a593Smuzhiyun #include "3780i.h"
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static DEFINE_SPINLOCK(dsp_lock);
64*4882a593Smuzhiyun 
PaceMsaAccess(unsigned short usDspBaseIO)65*4882a593Smuzhiyun static void PaceMsaAccess(unsigned short usDspBaseIO)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	cond_resched();
68*4882a593Smuzhiyun 	udelay(100);
69*4882a593Smuzhiyun 	cond_resched();
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
dsp3780I_ReadMsaCfg(unsigned short usDspBaseIO,unsigned long ulMsaAddr)72*4882a593Smuzhiyun unsigned short dsp3780I_ReadMsaCfg(unsigned short usDspBaseIO,
73*4882a593Smuzhiyun                                    unsigned long ulMsaAddr)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	unsigned long flags;
76*4882a593Smuzhiyun 	unsigned short val;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	PRINTK_3(TRACE_3780I,
79*4882a593Smuzhiyun 		"3780i::dsp3780I_ReadMsaCfg entry usDspBaseIO %x ulMsaAddr %lx\n",
80*4882a593Smuzhiyun 		usDspBaseIO, ulMsaAddr);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	spin_lock_irqsave(&dsp_lock, flags);
83*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulMsaAddr);
84*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulMsaAddr >> 16));
85*4882a593Smuzhiyun 	val = InWordDsp(DSP_MsaDataDSISHigh);
86*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dsp_lock, flags);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I, "3780i::dsp3780I_ReadMsaCfg exit val %x\n", val);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return val;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
dsp3780I_WriteMsaCfg(unsigned short usDspBaseIO,unsigned long ulMsaAddr,unsigned short usValue)93*4882a593Smuzhiyun void dsp3780I_WriteMsaCfg(unsigned short usDspBaseIO,
94*4882a593Smuzhiyun                           unsigned long ulMsaAddr, unsigned short usValue)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	unsigned long flags;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	PRINTK_4(TRACE_3780I,
99*4882a593Smuzhiyun 		"3780i::dsp3780i_WriteMsaCfg entry usDspBaseIO %x ulMsaAddr %lx usValue %x\n",
100*4882a593Smuzhiyun 		usDspBaseIO, ulMsaAddr, usValue);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	spin_lock_irqsave(&dsp_lock, flags);
103*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulMsaAddr);
104*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulMsaAddr >> 16));
105*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaDataDSISHigh, usValue);
106*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dsp_lock, flags);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
dsp3780I_WriteGenCfg(unsigned short usDspBaseIO,unsigned uIndex,unsigned char ucValue)109*4882a593Smuzhiyun static void dsp3780I_WriteGenCfg(unsigned short usDspBaseIO, unsigned uIndex,
110*4882a593Smuzhiyun 				 unsigned char ucValue)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	DSP_ISA_SLAVE_CONTROL rSlaveControl;
113*4882a593Smuzhiyun 	DSP_ISA_SLAVE_CONTROL rSlaveControl_Save;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	PRINTK_4(TRACE_3780I,
117*4882a593Smuzhiyun 		"3780i::dsp3780i_WriteGenCfg entry usDspBaseIO %x uIndex %x ucValue %x\n",
118*4882a593Smuzhiyun 		usDspBaseIO, uIndex, ucValue);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	MKBYTE(rSlaveControl) = InByteDsp(DSP_IsaSlaveControl);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I,
123*4882a593Smuzhiyun 		"3780i::dsp3780i_WriteGenCfg rSlaveControl %x\n",
124*4882a593Smuzhiyun 		MKBYTE(rSlaveControl));
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	rSlaveControl_Save = rSlaveControl;
127*4882a593Smuzhiyun 	rSlaveControl.ConfigMode = true;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I,
130*4882a593Smuzhiyun 		"3780i::dsp3780i_WriteGenCfg entry rSlaveControl+ConfigMode %x\n",
131*4882a593Smuzhiyun 		MKBYTE(rSlaveControl));
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	OutByteDsp(DSP_IsaSlaveControl, MKBYTE(rSlaveControl));
134*4882a593Smuzhiyun 	OutByteDsp(DSP_ConfigAddress, (unsigned char) uIndex);
135*4882a593Smuzhiyun 	OutByteDsp(DSP_ConfigData, ucValue);
136*4882a593Smuzhiyun 	OutByteDsp(DSP_IsaSlaveControl, MKBYTE(rSlaveControl_Save));
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	PRINTK_1(TRACE_3780I, "3780i::dsp3780i_WriteGenCfg exit\n");
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #if 0
144*4882a593Smuzhiyun unsigned char dsp3780I_ReadGenCfg(unsigned short usDspBaseIO,
145*4882a593Smuzhiyun                                   unsigned uIndex)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	DSP_ISA_SLAVE_CONTROL rSlaveControl;
148*4882a593Smuzhiyun 	DSP_ISA_SLAVE_CONTROL rSlaveControl_Save;
149*4882a593Smuzhiyun 	unsigned char ucValue;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	PRINTK_3(TRACE_3780I,
153*4882a593Smuzhiyun 		"3780i::dsp3780i_ReadGenCfg entry usDspBaseIO %x uIndex %x\n",
154*4882a593Smuzhiyun 		usDspBaseIO, uIndex);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	MKBYTE(rSlaveControl) = InByteDsp(DSP_IsaSlaveControl);
157*4882a593Smuzhiyun 	rSlaveControl_Save = rSlaveControl;
158*4882a593Smuzhiyun 	rSlaveControl.ConfigMode = true;
159*4882a593Smuzhiyun 	OutByteDsp(DSP_IsaSlaveControl, MKBYTE(rSlaveControl));
160*4882a593Smuzhiyun 	OutByteDsp(DSP_ConfigAddress, (unsigned char) uIndex);
161*4882a593Smuzhiyun 	ucValue = InByteDsp(DSP_ConfigData);
162*4882a593Smuzhiyun 	OutByteDsp(DSP_IsaSlaveControl, MKBYTE(rSlaveControl_Save));
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I,
165*4882a593Smuzhiyun 		"3780i::dsp3780i_ReadGenCfg exit ucValue %x\n", ucValue);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return ucValue;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun #endif  /*  0  */
171*4882a593Smuzhiyun 
dsp3780I_EnableDSP(DSP_3780I_CONFIG_SETTINGS * pSettings,unsigned short * pIrqMap,unsigned short * pDmaMap)172*4882a593Smuzhiyun int dsp3780I_EnableDSP(DSP_3780I_CONFIG_SETTINGS * pSettings,
173*4882a593Smuzhiyun                        unsigned short *pIrqMap,
174*4882a593Smuzhiyun                        unsigned short *pDmaMap)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	unsigned long flags;
177*4882a593Smuzhiyun 	unsigned short usDspBaseIO = pSettings->usDspBaseIO;
178*4882a593Smuzhiyun 	int i;
179*4882a593Smuzhiyun 	DSP_UART_CFG_1 rUartCfg1;
180*4882a593Smuzhiyun 	DSP_UART_CFG_2 rUartCfg2;
181*4882a593Smuzhiyun 	DSP_HBRIDGE_CFG_1 rHBridgeCfg1;
182*4882a593Smuzhiyun 	DSP_HBRIDGE_CFG_2 rHBridgeCfg2;
183*4882a593Smuzhiyun 	DSP_BUSMASTER_CFG_1 rBusmasterCfg1;
184*4882a593Smuzhiyun 	DSP_BUSMASTER_CFG_2 rBusmasterCfg2;
185*4882a593Smuzhiyun 	DSP_ISA_PROT_CFG rIsaProtCfg;
186*4882a593Smuzhiyun 	DSP_POWER_MGMT_CFG rPowerMgmtCfg;
187*4882a593Smuzhiyun 	DSP_HBUS_TIMER_CFG rHBusTimerCfg;
188*4882a593Smuzhiyun 	DSP_LBUS_TIMEOUT_DISABLE rLBusTimeoutDisable;
189*4882a593Smuzhiyun 	DSP_CHIP_RESET rChipReset;
190*4882a593Smuzhiyun 	DSP_CLOCK_CONTROL_1 rClockControl1;
191*4882a593Smuzhiyun 	DSP_CLOCK_CONTROL_2 rClockControl2;
192*4882a593Smuzhiyun 	DSP_ISA_SLAVE_CONTROL rSlaveControl;
193*4882a593Smuzhiyun 	DSP_HBRIDGE_CONTROL rHBridgeControl;
194*4882a593Smuzhiyun 	unsigned short ChipID = 0;
195*4882a593Smuzhiyun 	unsigned short tval;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I,
199*4882a593Smuzhiyun 		"3780i::dsp3780I_EnableDSP entry pSettings->bDSPEnabled %x\n",
200*4882a593Smuzhiyun 		pSettings->bDSPEnabled);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	if (!pSettings->bDSPEnabled) {
204*4882a593Smuzhiyun 		PRINTK_ERROR( KERN_ERR "3780i::dsp3780I_EnableDSP: Error: DSP not enabled. Aborting.\n" );
205*4882a593Smuzhiyun 		return -EIO;
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I,
210*4882a593Smuzhiyun 		"3780i::dsp3780i_EnableDSP entry pSettings->bModemEnabled %x\n",
211*4882a593Smuzhiyun 		pSettings->bModemEnabled);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (pSettings->bModemEnabled) {
214*4882a593Smuzhiyun 		rUartCfg1.Reserved = rUartCfg2.Reserved = 0;
215*4882a593Smuzhiyun 		rUartCfg1.IrqActiveLow = pSettings->bUartIrqActiveLow;
216*4882a593Smuzhiyun 		rUartCfg1.IrqPulse = pSettings->bUartIrqPulse;
217*4882a593Smuzhiyun 		rUartCfg1.Irq =
218*4882a593Smuzhiyun 			(unsigned char) pIrqMap[pSettings->usUartIrq];
219*4882a593Smuzhiyun 		switch (pSettings->usUartBaseIO) {
220*4882a593Smuzhiyun 		case 0x03F8:
221*4882a593Smuzhiyun 			rUartCfg1.BaseIO = 0;
222*4882a593Smuzhiyun 			break;
223*4882a593Smuzhiyun 		case 0x02F8:
224*4882a593Smuzhiyun 			rUartCfg1.BaseIO = 1;
225*4882a593Smuzhiyun 			break;
226*4882a593Smuzhiyun 		case 0x03E8:
227*4882a593Smuzhiyun 			rUartCfg1.BaseIO = 2;
228*4882a593Smuzhiyun 			break;
229*4882a593Smuzhiyun 		case 0x02E8:
230*4882a593Smuzhiyun 			rUartCfg1.BaseIO = 3;
231*4882a593Smuzhiyun 			break;
232*4882a593Smuzhiyun 		}
233*4882a593Smuzhiyun 		rUartCfg2.Enable = true;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	rHBridgeCfg1.Reserved = rHBridgeCfg2.Reserved = 0;
237*4882a593Smuzhiyun 	rHBridgeCfg1.IrqActiveLow = pSettings->bDspIrqActiveLow;
238*4882a593Smuzhiyun 	rHBridgeCfg1.IrqPulse = pSettings->bDspIrqPulse;
239*4882a593Smuzhiyun 	rHBridgeCfg1.Irq = (unsigned char) pIrqMap[pSettings->usDspIrq];
240*4882a593Smuzhiyun 	rHBridgeCfg1.AccessMode = 1;
241*4882a593Smuzhiyun 	rHBridgeCfg2.Enable = true;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	rBusmasterCfg2.Reserved = 0;
245*4882a593Smuzhiyun 	rBusmasterCfg1.Dma = (unsigned char) pDmaMap[pSettings->usDspDma];
246*4882a593Smuzhiyun 	rBusmasterCfg1.NumTransfers =
247*4882a593Smuzhiyun 		(unsigned char) pSettings->usNumTransfers;
248*4882a593Smuzhiyun 	rBusmasterCfg1.ReRequest = (unsigned char) pSettings->usReRequest;
249*4882a593Smuzhiyun 	rBusmasterCfg1.MEMCS16 = pSettings->bEnableMEMCS16;
250*4882a593Smuzhiyun 	rBusmasterCfg2.IsaMemCmdWidth =
251*4882a593Smuzhiyun 		(unsigned char) pSettings->usIsaMemCmdWidth;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	rIsaProtCfg.Reserved = 0;
255*4882a593Smuzhiyun 	rIsaProtCfg.GateIOCHRDY = pSettings->bGateIOCHRDY;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	rPowerMgmtCfg.Reserved = 0;
258*4882a593Smuzhiyun 	rPowerMgmtCfg.Enable = pSettings->bEnablePwrMgmt;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	rHBusTimerCfg.LoadValue =
261*4882a593Smuzhiyun 		(unsigned char) pSettings->usHBusTimerLoadValue;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	rLBusTimeoutDisable.Reserved = 0;
264*4882a593Smuzhiyun 	rLBusTimeoutDisable.DisableTimeout =
265*4882a593Smuzhiyun 		pSettings->bDisableLBusTimeout;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	MKWORD(rChipReset) = ~pSettings->usChipletEnable;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	rClockControl1.Reserved1 = rClockControl1.Reserved2 = 0;
270*4882a593Smuzhiyun 	rClockControl1.N_Divisor = pSettings->usN_Divisor;
271*4882a593Smuzhiyun 	rClockControl1.M_Multiplier = pSettings->usM_Multiplier;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	rClockControl2.Reserved = 0;
274*4882a593Smuzhiyun 	rClockControl2.PllBypass = pSettings->bPllBypass;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* Issue a soft reset to the chip */
277*4882a593Smuzhiyun 	/* Note: Since we may be coming in with 3780i clocks suspended, we must keep
278*4882a593Smuzhiyun 	* soft-reset active for 10ms.
279*4882a593Smuzhiyun 	*/
280*4882a593Smuzhiyun 	rSlaveControl.ClockControl = 0;
281*4882a593Smuzhiyun 	rSlaveControl.SoftReset = true;
282*4882a593Smuzhiyun 	rSlaveControl.ConfigMode = false;
283*4882a593Smuzhiyun 	rSlaveControl.Reserved = 0;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	PRINTK_4(TRACE_3780I,
286*4882a593Smuzhiyun 		"3780i::dsp3780i_EnableDSP usDspBaseIO %x index %x taddr %x\n",
287*4882a593Smuzhiyun 		usDspBaseIO, DSP_IsaSlaveControl,
288*4882a593Smuzhiyun 		usDspBaseIO + DSP_IsaSlaveControl);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I,
291*4882a593Smuzhiyun 		"3780i::dsp3780i_EnableDSP rSlaveContrl %x\n",
292*4882a593Smuzhiyun 		MKWORD(rSlaveControl));
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	spin_lock_irqsave(&dsp_lock, flags);
295*4882a593Smuzhiyun 	OutWordDsp(DSP_IsaSlaveControl, MKWORD(rSlaveControl));
296*4882a593Smuzhiyun 	MKWORD(tval) = InWordDsp(DSP_IsaSlaveControl);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I,
299*4882a593Smuzhiyun 		"3780i::dsp3780i_EnableDSP rSlaveControl 2 %x\n", tval);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	for (i = 0; i < 11; i++)
303*4882a593Smuzhiyun 		udelay(2000);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	rSlaveControl.SoftReset = false;
306*4882a593Smuzhiyun 	OutWordDsp(DSP_IsaSlaveControl, MKWORD(rSlaveControl));
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	MKWORD(tval) = InWordDsp(DSP_IsaSlaveControl);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I,
311*4882a593Smuzhiyun 		"3780i::dsp3780i_EnableDSP rSlaveControl 3 %x\n", tval);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Program our general configuration registers */
315*4882a593Smuzhiyun 	WriteGenCfg(DSP_HBridgeCfg1Index, MKBYTE(rHBridgeCfg1));
316*4882a593Smuzhiyun 	WriteGenCfg(DSP_HBridgeCfg2Index, MKBYTE(rHBridgeCfg2));
317*4882a593Smuzhiyun 	WriteGenCfg(DSP_BusMasterCfg1Index, MKBYTE(rBusmasterCfg1));
318*4882a593Smuzhiyun 	WriteGenCfg(DSP_BusMasterCfg2Index, MKBYTE(rBusmasterCfg2));
319*4882a593Smuzhiyun 	WriteGenCfg(DSP_IsaProtCfgIndex, MKBYTE(rIsaProtCfg));
320*4882a593Smuzhiyun 	WriteGenCfg(DSP_PowerMgCfgIndex, MKBYTE(rPowerMgmtCfg));
321*4882a593Smuzhiyun 	WriteGenCfg(DSP_HBusTimerCfgIndex, MKBYTE(rHBusTimerCfg));
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	if (pSettings->bModemEnabled) {
324*4882a593Smuzhiyun 		WriteGenCfg(DSP_UartCfg1Index, MKBYTE(rUartCfg1));
325*4882a593Smuzhiyun 		WriteGenCfg(DSP_UartCfg2Index, MKBYTE(rUartCfg2));
326*4882a593Smuzhiyun 	}
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	rHBridgeControl.EnableDspInt = false;
330*4882a593Smuzhiyun 	rHBridgeControl.MemAutoInc = true;
331*4882a593Smuzhiyun 	rHBridgeControl.IoAutoInc = false;
332*4882a593Smuzhiyun 	rHBridgeControl.DiagnosticMode = false;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	PRINTK_3(TRACE_3780I,
335*4882a593Smuzhiyun 		"3780i::dsp3780i_EnableDSP DSP_HBridgeControl %x rHBridgeControl %x\n",
336*4882a593Smuzhiyun 		DSP_HBridgeControl, MKWORD(rHBridgeControl));
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
339*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dsp_lock, flags);
340*4882a593Smuzhiyun 	WriteMsaCfg(DSP_LBusTimeoutDisable, MKWORD(rLBusTimeoutDisable));
341*4882a593Smuzhiyun 	WriteMsaCfg(DSP_ClockControl_1, MKWORD(rClockControl1));
342*4882a593Smuzhiyun 	WriteMsaCfg(DSP_ClockControl_2, MKWORD(rClockControl2));
343*4882a593Smuzhiyun 	WriteMsaCfg(DSP_ChipReset, MKWORD(rChipReset));
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	ChipID = ReadMsaCfg(DSP_ChipID);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I,
348*4882a593Smuzhiyun 		"3780i::dsp3780I_EnableDSP exiting bRC=true, ChipID %x\n",
349*4882a593Smuzhiyun 		ChipID);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	return 0;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
dsp3780I_DisableDSP(DSP_3780I_CONFIG_SETTINGS * pSettings)354*4882a593Smuzhiyun int dsp3780I_DisableDSP(DSP_3780I_CONFIG_SETTINGS * pSettings)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	unsigned long flags;
357*4882a593Smuzhiyun 	unsigned short usDspBaseIO = pSettings->usDspBaseIO;
358*4882a593Smuzhiyun 	DSP_ISA_SLAVE_CONTROL rSlaveControl;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	PRINTK_1(TRACE_3780I, "3780i::dsp3780i_DisableDSP entry\n");
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	rSlaveControl.ClockControl = 0;
364*4882a593Smuzhiyun 	rSlaveControl.SoftReset = true;
365*4882a593Smuzhiyun 	rSlaveControl.ConfigMode = false;
366*4882a593Smuzhiyun 	rSlaveControl.Reserved = 0;
367*4882a593Smuzhiyun 	spin_lock_irqsave(&dsp_lock, flags);
368*4882a593Smuzhiyun 	OutWordDsp(DSP_IsaSlaveControl, MKWORD(rSlaveControl));
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	udelay(5);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	rSlaveControl.ClockControl = 1;
373*4882a593Smuzhiyun 	OutWordDsp(DSP_IsaSlaveControl, MKWORD(rSlaveControl));
374*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dsp_lock, flags);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	udelay(5);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	PRINTK_1(TRACE_3780I, "3780i::dsp3780i_DisableDSP exit\n");
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
dsp3780I_Reset(DSP_3780I_CONFIG_SETTINGS * pSettings)384*4882a593Smuzhiyun int dsp3780I_Reset(DSP_3780I_CONFIG_SETTINGS * pSettings)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	unsigned long flags;
387*4882a593Smuzhiyun 	unsigned short usDspBaseIO = pSettings->usDspBaseIO;
388*4882a593Smuzhiyun 	DSP_BOOT_DOMAIN rBootDomain;
389*4882a593Smuzhiyun 	DSP_HBRIDGE_CONTROL rHBridgeControl;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	PRINTK_1(TRACE_3780I, "3780i::dsp3780i_Reset entry\n");
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	spin_lock_irqsave(&dsp_lock, flags);
395*4882a593Smuzhiyun 	/* Mask DSP to PC interrupt */
396*4882a593Smuzhiyun 	MKWORD(rHBridgeControl) = InWordDsp(DSP_HBridgeControl);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I, "3780i::dsp3780i_Reset rHBridgeControl %x\n",
399*4882a593Smuzhiyun 		MKWORD(rHBridgeControl));
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	rHBridgeControl.EnableDspInt = false;
402*4882a593Smuzhiyun 	OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
403*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dsp_lock, flags);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	/* Reset the core via the boot domain register */
406*4882a593Smuzhiyun 	rBootDomain.ResetCore = true;
407*4882a593Smuzhiyun 	rBootDomain.Halt = true;
408*4882a593Smuzhiyun 	rBootDomain.NMI = true;
409*4882a593Smuzhiyun 	rBootDomain.Reserved = 0;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I, "3780i::dsp3780i_Reset rBootDomain %x\n",
412*4882a593Smuzhiyun 		MKWORD(rBootDomain));
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	WriteMsaCfg(DSP_MspBootDomain, MKWORD(rBootDomain));
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Reset all the chiplets and then reactivate them */
417*4882a593Smuzhiyun 	WriteMsaCfg(DSP_ChipReset, 0xFFFF);
418*4882a593Smuzhiyun 	udelay(5);
419*4882a593Smuzhiyun 	WriteMsaCfg(DSP_ChipReset,
420*4882a593Smuzhiyun 			(unsigned short) (~pSettings->usChipletEnable));
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	PRINTK_1(TRACE_3780I, "3780i::dsp3780i_Reset exit bRC=0\n");
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 
dsp3780I_Run(DSP_3780I_CONFIG_SETTINGS * pSettings)429*4882a593Smuzhiyun int dsp3780I_Run(DSP_3780I_CONFIG_SETTINGS * pSettings)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	unsigned long flags;
432*4882a593Smuzhiyun 	unsigned short usDspBaseIO = pSettings->usDspBaseIO;
433*4882a593Smuzhiyun 	DSP_BOOT_DOMAIN rBootDomain;
434*4882a593Smuzhiyun 	DSP_HBRIDGE_CONTROL rHBridgeControl;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	PRINTK_1(TRACE_3780I, "3780i::dsp3780i_Run entry\n");
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/* Transition the core to a running state */
441*4882a593Smuzhiyun 	rBootDomain.ResetCore = true;
442*4882a593Smuzhiyun 	rBootDomain.Halt = false;
443*4882a593Smuzhiyun 	rBootDomain.NMI = true;
444*4882a593Smuzhiyun 	rBootDomain.Reserved = 0;
445*4882a593Smuzhiyun 	WriteMsaCfg(DSP_MspBootDomain, MKWORD(rBootDomain));
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	udelay(5);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	rBootDomain.ResetCore = false;
450*4882a593Smuzhiyun 	WriteMsaCfg(DSP_MspBootDomain, MKWORD(rBootDomain));
451*4882a593Smuzhiyun 	udelay(5);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	rBootDomain.NMI = false;
454*4882a593Smuzhiyun 	WriteMsaCfg(DSP_MspBootDomain, MKWORD(rBootDomain));
455*4882a593Smuzhiyun 	udelay(5);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/* Enable DSP to PC interrupt */
458*4882a593Smuzhiyun 	spin_lock_irqsave(&dsp_lock, flags);
459*4882a593Smuzhiyun 	MKWORD(rHBridgeControl) = InWordDsp(DSP_HBridgeControl);
460*4882a593Smuzhiyun 	rHBridgeControl.EnableDspInt = true;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I, "3780i::dsp3780i_Run rHBridgeControl %x\n",
463*4882a593Smuzhiyun 		MKWORD(rHBridgeControl));
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
466*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dsp_lock, flags);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	PRINTK_1(TRACE_3780I, "3780i::dsp3780i_Run exit bRC=true\n");
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return 0;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 
dsp3780I_ReadDStore(unsigned short usDspBaseIO,void __user * pvBuffer,unsigned uCount,unsigned long ulDSPAddr)475*4882a593Smuzhiyun int dsp3780I_ReadDStore(unsigned short usDspBaseIO, void __user *pvBuffer,
476*4882a593Smuzhiyun                         unsigned uCount, unsigned long ulDSPAddr)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	unsigned long flags;
479*4882a593Smuzhiyun 	unsigned short __user *pusBuffer = pvBuffer;
480*4882a593Smuzhiyun 	unsigned short val;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	PRINTK_5(TRACE_3780I,
484*4882a593Smuzhiyun 		"3780i::dsp3780I_ReadDStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
485*4882a593Smuzhiyun 		usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* Set the initial MSA address. No adjustments need to be made to data store addresses */
489*4882a593Smuzhiyun 	spin_lock_irqsave(&dsp_lock, flags);
490*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
491*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
492*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dsp_lock, flags);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* Transfer the memory block */
495*4882a593Smuzhiyun 	while (uCount-- != 0) {
496*4882a593Smuzhiyun 		spin_lock_irqsave(&dsp_lock, flags);
497*4882a593Smuzhiyun 		val = InWordDsp(DSP_MsaDataDSISHigh);
498*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dsp_lock, flags);
499*4882a593Smuzhiyun 		if(put_user(val, pusBuffer++))
500*4882a593Smuzhiyun 			return -EFAULT;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 		PRINTK_3(TRACE_3780I,
503*4882a593Smuzhiyun 			"3780I::dsp3780I_ReadDStore uCount %x val %x\n",
504*4882a593Smuzhiyun 			uCount, val);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		PaceMsaAccess(usDspBaseIO);
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	PRINTK_1(TRACE_3780I,
511*4882a593Smuzhiyun 		"3780I::dsp3780I_ReadDStore exit bRC=true\n");
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
dsp3780I_ReadAndClearDStore(unsigned short usDspBaseIO,void __user * pvBuffer,unsigned uCount,unsigned long ulDSPAddr)516*4882a593Smuzhiyun int dsp3780I_ReadAndClearDStore(unsigned short usDspBaseIO,
517*4882a593Smuzhiyun                                 void __user *pvBuffer, unsigned uCount,
518*4882a593Smuzhiyun                                 unsigned long ulDSPAddr)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	unsigned long flags;
521*4882a593Smuzhiyun 	unsigned short __user *pusBuffer = pvBuffer;
522*4882a593Smuzhiyun 	unsigned short val;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	PRINTK_5(TRACE_3780I,
526*4882a593Smuzhiyun 		"3780i::dsp3780I_ReadAndDStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
527*4882a593Smuzhiyun 		usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	/* Set the initial MSA address. No adjustments need to be made to data store addresses */
531*4882a593Smuzhiyun 	spin_lock_irqsave(&dsp_lock, flags);
532*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
533*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
534*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dsp_lock, flags);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/* Transfer the memory block */
537*4882a593Smuzhiyun 	while (uCount-- != 0) {
538*4882a593Smuzhiyun 		spin_lock_irqsave(&dsp_lock, flags);
539*4882a593Smuzhiyun 		val = InWordDsp(DSP_ReadAndClear);
540*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dsp_lock, flags);
541*4882a593Smuzhiyun 		if(put_user(val, pusBuffer++))
542*4882a593Smuzhiyun 			return -EFAULT;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 		PRINTK_3(TRACE_3780I,
545*4882a593Smuzhiyun 			"3780I::dsp3780I_ReadAndCleanDStore uCount %x val %x\n",
546*4882a593Smuzhiyun 			uCount, val);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 		PaceMsaAccess(usDspBaseIO);
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	PRINTK_1(TRACE_3780I,
553*4882a593Smuzhiyun 		"3780I::dsp3780I_ReadAndClearDStore exit bRC=true\n");
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 
dsp3780I_WriteDStore(unsigned short usDspBaseIO,void __user * pvBuffer,unsigned uCount,unsigned long ulDSPAddr)559*4882a593Smuzhiyun int dsp3780I_WriteDStore(unsigned short usDspBaseIO, void __user *pvBuffer,
560*4882a593Smuzhiyun                          unsigned uCount, unsigned long ulDSPAddr)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	unsigned long flags;
563*4882a593Smuzhiyun 	unsigned short __user *pusBuffer = pvBuffer;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	PRINTK_5(TRACE_3780I,
567*4882a593Smuzhiyun 		"3780i::dsp3780D_WriteDStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
568*4882a593Smuzhiyun 		usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	/* Set the initial MSA address. No adjustments need to be made to data store addresses */
572*4882a593Smuzhiyun 	spin_lock_irqsave(&dsp_lock, flags);
573*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
574*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
575*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dsp_lock, flags);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/* Transfer the memory block */
578*4882a593Smuzhiyun 	while (uCount-- != 0) {
579*4882a593Smuzhiyun 		unsigned short val;
580*4882a593Smuzhiyun 		if(get_user(val, pusBuffer++))
581*4882a593Smuzhiyun 			return -EFAULT;
582*4882a593Smuzhiyun 		spin_lock_irqsave(&dsp_lock, flags);
583*4882a593Smuzhiyun 		OutWordDsp(DSP_MsaDataDSISHigh, val);
584*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dsp_lock, flags);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		PRINTK_3(TRACE_3780I,
587*4882a593Smuzhiyun 			"3780I::dsp3780I_WriteDStore uCount %x val %x\n",
588*4882a593Smuzhiyun 			uCount, val);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 		PaceMsaAccess(usDspBaseIO);
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	PRINTK_1(TRACE_3780I,
595*4882a593Smuzhiyun 		"3780I::dsp3780D_WriteDStore exit bRC=true\n");
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 
dsp3780I_ReadIStore(unsigned short usDspBaseIO,void __user * pvBuffer,unsigned uCount,unsigned long ulDSPAddr)601*4882a593Smuzhiyun int dsp3780I_ReadIStore(unsigned short usDspBaseIO, void __user *pvBuffer,
602*4882a593Smuzhiyun                         unsigned uCount, unsigned long ulDSPAddr)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	unsigned long flags;
605*4882a593Smuzhiyun 	unsigned short __user *pusBuffer = pvBuffer;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	PRINTK_5(TRACE_3780I,
608*4882a593Smuzhiyun 		"3780i::dsp3780I_ReadIStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
609*4882a593Smuzhiyun 		usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	/*
612*4882a593Smuzhiyun 	* Set the initial MSA address. To convert from an instruction store
613*4882a593Smuzhiyun 	* address to an MSA address
614*4882a593Smuzhiyun 	* shift the address two bits to the left and set bit 22
615*4882a593Smuzhiyun 	*/
616*4882a593Smuzhiyun 	ulDSPAddr = (ulDSPAddr << 2) | (1 << 22);
617*4882a593Smuzhiyun 	spin_lock_irqsave(&dsp_lock, flags);
618*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
619*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
620*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dsp_lock, flags);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/* Transfer the memory block */
623*4882a593Smuzhiyun 	while (uCount-- != 0) {
624*4882a593Smuzhiyun 		unsigned short val_lo, val_hi;
625*4882a593Smuzhiyun 		spin_lock_irqsave(&dsp_lock, flags);
626*4882a593Smuzhiyun 		val_lo = InWordDsp(DSP_MsaDataISLow);
627*4882a593Smuzhiyun 		val_hi = InWordDsp(DSP_MsaDataDSISHigh);
628*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dsp_lock, flags);
629*4882a593Smuzhiyun 		if(put_user(val_lo, pusBuffer++))
630*4882a593Smuzhiyun 			return -EFAULT;
631*4882a593Smuzhiyun 		if(put_user(val_hi, pusBuffer++))
632*4882a593Smuzhiyun 			return -EFAULT;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 		PRINTK_4(TRACE_3780I,
635*4882a593Smuzhiyun 			"3780I::dsp3780I_ReadIStore uCount %x val_lo %x val_hi %x\n",
636*4882a593Smuzhiyun 			uCount, val_lo, val_hi);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 		PaceMsaAccess(usDspBaseIO);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	PRINTK_1(TRACE_3780I,
643*4882a593Smuzhiyun 		"3780I::dsp3780I_ReadIStore exit bRC=true\n");
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	return 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 
dsp3780I_WriteIStore(unsigned short usDspBaseIO,void __user * pvBuffer,unsigned uCount,unsigned long ulDSPAddr)649*4882a593Smuzhiyun int dsp3780I_WriteIStore(unsigned short usDspBaseIO, void __user *pvBuffer,
650*4882a593Smuzhiyun                          unsigned uCount, unsigned long ulDSPAddr)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	unsigned long flags;
653*4882a593Smuzhiyun 	unsigned short __user *pusBuffer = pvBuffer;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	PRINTK_5(TRACE_3780I,
656*4882a593Smuzhiyun 		"3780i::dsp3780I_WriteIStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
657*4882a593Smuzhiyun 		usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/*
661*4882a593Smuzhiyun 	* Set the initial MSA address. To convert from an instruction store
662*4882a593Smuzhiyun 	* address to an MSA address
663*4882a593Smuzhiyun 	* shift the address two bits to the left and set bit 22
664*4882a593Smuzhiyun 	*/
665*4882a593Smuzhiyun 	ulDSPAddr = (ulDSPAddr << 2) | (1 << 22);
666*4882a593Smuzhiyun 	spin_lock_irqsave(&dsp_lock, flags);
667*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
668*4882a593Smuzhiyun 	OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
669*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dsp_lock, flags);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	/* Transfer the memory block */
672*4882a593Smuzhiyun 	while (uCount-- != 0) {
673*4882a593Smuzhiyun 		unsigned short val_lo, val_hi;
674*4882a593Smuzhiyun 		if(get_user(val_lo, pusBuffer++))
675*4882a593Smuzhiyun 			return -EFAULT;
676*4882a593Smuzhiyun 		if(get_user(val_hi, pusBuffer++))
677*4882a593Smuzhiyun 			return -EFAULT;
678*4882a593Smuzhiyun 		spin_lock_irqsave(&dsp_lock, flags);
679*4882a593Smuzhiyun 		OutWordDsp(DSP_MsaDataISLow, val_lo);
680*4882a593Smuzhiyun 		OutWordDsp(DSP_MsaDataDSISHigh, val_hi);
681*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dsp_lock, flags);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 		PRINTK_4(TRACE_3780I,
684*4882a593Smuzhiyun 			"3780I::dsp3780I_WriteIStore uCount %x val_lo %x val_hi %x\n",
685*4882a593Smuzhiyun 			uCount, val_lo, val_hi);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 		PaceMsaAccess(usDspBaseIO);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	PRINTK_1(TRACE_3780I,
692*4882a593Smuzhiyun 		"3780I::dsp3780I_WriteIStore exit bRC=true\n");
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return 0;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 
dsp3780I_GetIPCSource(unsigned short usDspBaseIO,unsigned short * pusIPCSource)698*4882a593Smuzhiyun int dsp3780I_GetIPCSource(unsigned short usDspBaseIO,
699*4882a593Smuzhiyun                           unsigned short *pusIPCSource)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun 	unsigned long flags;
702*4882a593Smuzhiyun 	DSP_HBRIDGE_CONTROL rHBridgeControl;
703*4882a593Smuzhiyun 	unsigned short temp;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	PRINTK_3(TRACE_3780I,
707*4882a593Smuzhiyun 		"3780i::dsp3780I_GetIPCSource entry usDspBaseIO %x pusIPCSource %p\n",
708*4882a593Smuzhiyun 		usDspBaseIO, pusIPCSource);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	/*
711*4882a593Smuzhiyun 	* Disable DSP to PC interrupts, read the interrupt register,
712*4882a593Smuzhiyun 	* clear the pending IPC bits, and reenable DSP to PC interrupts
713*4882a593Smuzhiyun 	*/
714*4882a593Smuzhiyun 	spin_lock_irqsave(&dsp_lock, flags);
715*4882a593Smuzhiyun 	MKWORD(rHBridgeControl) = InWordDsp(DSP_HBridgeControl);
716*4882a593Smuzhiyun 	rHBridgeControl.EnableDspInt = false;
717*4882a593Smuzhiyun 	OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	*pusIPCSource = InWordDsp(DSP_Interrupt);
720*4882a593Smuzhiyun 	temp = (unsigned short) ~(*pusIPCSource);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	PRINTK_3(TRACE_3780I,
723*4882a593Smuzhiyun 		"3780i::dsp3780I_GetIPCSource, usIPCSource %x ~ %x\n",
724*4882a593Smuzhiyun 		*pusIPCSource, temp);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	OutWordDsp(DSP_Interrupt, (unsigned short) ~(*pusIPCSource));
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	rHBridgeControl.EnableDspInt = true;
729*4882a593Smuzhiyun 	OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
730*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dsp_lock, flags);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	PRINTK_2(TRACE_3780I,
734*4882a593Smuzhiyun 		"3780i::dsp3780I_GetIPCSource exit usIPCSource %x\n",
735*4882a593Smuzhiyun 		*pusIPCSource);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	return 0;
738*4882a593Smuzhiyun }
739