1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (C) 2020 Xiphera Ltd. */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/hw_random.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define CONTROL_REG 0x00000000
15*4882a593Smuzhiyun #define STATUS_REG 0x00000004
16*4882a593Smuzhiyun #define RAND_REG 0x00000000
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define HOST_TO_TRNG_RESET 0x00000001
19*4882a593Smuzhiyun #define HOST_TO_TRNG_RELEASE_RESET 0x00000002
20*4882a593Smuzhiyun #define HOST_TO_TRNG_ENABLE 0x80000000
21*4882a593Smuzhiyun #define HOST_TO_TRNG_ZEROIZE 0x80000004
22*4882a593Smuzhiyun #define HOST_TO_TRNG_ACK_ZEROIZE 0x80000008
23*4882a593Smuzhiyun #define HOST_TO_TRNG_READ 0x8000000F
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* trng statuses */
26*4882a593Smuzhiyun #define TRNG_ACK_RESET 0x000000AC
27*4882a593Smuzhiyun #define TRNG_SUCCESSFUL_STARTUP 0x00000057
28*4882a593Smuzhiyun #define TRNG_FAILED_STARTUP 0x000000FA
29*4882a593Smuzhiyun #define TRNG_NEW_RAND_AVAILABLE 0x000000ED
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct xiphera_trng {
32*4882a593Smuzhiyun void __iomem *mem;
33*4882a593Smuzhiyun struct hwrng rng;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
xiphera_trng_read(struct hwrng * rng,void * buf,size_t max,bool wait)36*4882a593Smuzhiyun static int xiphera_trng_read(struct hwrng *rng, void *buf, size_t max, bool wait)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun struct xiphera_trng *trng = container_of(rng, struct xiphera_trng, rng);
39*4882a593Smuzhiyun int ret = 0;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun while (max >= sizeof(u32)) {
42*4882a593Smuzhiyun /* check for data */
43*4882a593Smuzhiyun if (readl(trng->mem + STATUS_REG) == TRNG_NEW_RAND_AVAILABLE) {
44*4882a593Smuzhiyun *(u32 *)buf = readl(trng->mem + RAND_REG);
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun * Inform the trng of the read
47*4882a593Smuzhiyun * and re-enable it to produce a new random number
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun writel(HOST_TO_TRNG_READ, trng->mem + CONTROL_REG);
50*4882a593Smuzhiyun writel(HOST_TO_TRNG_ENABLE, trng->mem + CONTROL_REG);
51*4882a593Smuzhiyun ret += sizeof(u32);
52*4882a593Smuzhiyun buf += sizeof(u32);
53*4882a593Smuzhiyun max -= sizeof(u32);
54*4882a593Smuzhiyun } else {
55*4882a593Smuzhiyun break;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun return ret;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
xiphera_trng_probe(struct platform_device * pdev)61*4882a593Smuzhiyun static int xiphera_trng_probe(struct platform_device *pdev)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun int ret;
64*4882a593Smuzhiyun struct xiphera_trng *trng;
65*4882a593Smuzhiyun struct device *dev = &pdev->dev;
66*4882a593Smuzhiyun struct resource *res;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun trng = devm_kzalloc(dev, sizeof(*trng), GFP_KERNEL);
69*4882a593Smuzhiyun if (!trng)
70*4882a593Smuzhiyun return -ENOMEM;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
73*4882a593Smuzhiyun trng->mem = devm_ioremap_resource(dev, res);
74*4882a593Smuzhiyun if (IS_ERR(trng->mem))
75*4882a593Smuzhiyun return PTR_ERR(trng->mem);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * the trng needs to be reset first which might not happen in time,
79*4882a593Smuzhiyun * hence we incorporate a small delay to ensure proper behaviour
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun writel(HOST_TO_TRNG_RESET, trng->mem + CONTROL_REG);
82*4882a593Smuzhiyun usleep_range(100, 200);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun if (readl(trng->mem + STATUS_REG) != TRNG_ACK_RESET) {
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * there is a small chance the trng is just not ready yet,
87*4882a593Smuzhiyun * so we try one more time. If the second time fails, we give up
88*4882a593Smuzhiyun */
89*4882a593Smuzhiyun usleep_range(100, 200);
90*4882a593Smuzhiyun if (readl(trng->mem + STATUS_REG) != TRNG_ACK_RESET) {
91*4882a593Smuzhiyun dev_err(dev, "failed to reset the trng ip\n");
92*4882a593Smuzhiyun return -ENODEV;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun * once again, to ensure proper behaviour we sleep
98*4882a593Smuzhiyun * for a while after zeroizing the trng
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun writel(HOST_TO_TRNG_RELEASE_RESET, trng->mem + CONTROL_REG);
101*4882a593Smuzhiyun writel(HOST_TO_TRNG_ENABLE, trng->mem + CONTROL_REG);
102*4882a593Smuzhiyun writel(HOST_TO_TRNG_ZEROIZE, trng->mem + CONTROL_REG);
103*4882a593Smuzhiyun msleep(20);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (readl(trng->mem + STATUS_REG) != TRNG_SUCCESSFUL_STARTUP) {
106*4882a593Smuzhiyun /* diagnose the reason for the failure */
107*4882a593Smuzhiyun if (readl(trng->mem + STATUS_REG) == TRNG_FAILED_STARTUP) {
108*4882a593Smuzhiyun dev_err(dev, "trng ip startup-tests failed\n");
109*4882a593Smuzhiyun return -ENODEV;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun dev_err(dev, "startup-tests yielded no response\n");
112*4882a593Smuzhiyun return -ENODEV;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun writel(HOST_TO_TRNG_ACK_ZEROIZE, trng->mem + CONTROL_REG);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun trng->rng.name = pdev->name;
118*4882a593Smuzhiyun trng->rng.read = xiphera_trng_read;
119*4882a593Smuzhiyun trng->rng.quality = 900;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun ret = devm_hwrng_register(dev, &trng->rng);
122*4882a593Smuzhiyun if (ret) {
123*4882a593Smuzhiyun dev_err(dev, "failed to register rng device: %d\n", ret);
124*4882a593Smuzhiyun return ret;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun platform_set_drvdata(pdev, trng);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static const struct of_device_id xiphera_trng_of_match[] = {
133*4882a593Smuzhiyun { .compatible = "xiphera,xip8001b-trng", },
134*4882a593Smuzhiyun {},
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xiphera_trng_of_match);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static struct platform_driver xiphera_trng_driver = {
139*4882a593Smuzhiyun .driver = {
140*4882a593Smuzhiyun .name = "xiphera-trng",
141*4882a593Smuzhiyun .of_match_table = xiphera_trng_of_match,
142*4882a593Smuzhiyun },
143*4882a593Smuzhiyun .probe = xiphera_trng_probe,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun module_platform_driver(xiphera_trng_driver);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun MODULE_LICENSE("GPL");
149*4882a593Smuzhiyun MODULE_AUTHOR("Atte Tommiska");
150*4882a593Smuzhiyun MODULE_DESCRIPTION("Xiphera FPGA-based true random number generator driver");
151