xref: /OK3568_Linux_fs/kernel/drivers/char/hw_random/xgene-rng.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * APM X-Gene SoC RNG Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2014, Applied Micro Circuits Corporation
6*4882a593Smuzhiyun  * Author: Rameshwar Prasad Sahu <rsahu@apm.com>
7*4882a593Smuzhiyun  *	   Shamal Winchurkar <swinchurkar@apm.com>
8*4882a593Smuzhiyun  *	   Feng Kan <fkan@apm.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/acpi.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/hw_random.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/of_irq.h>
20*4882a593Smuzhiyun #include <linux/of_address.h>
21*4882a593Smuzhiyun #include <linux/timer.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define RNG_MAX_DATUM			4
24*4882a593Smuzhiyun #define MAX_TRY				100
25*4882a593Smuzhiyun #define XGENE_RNG_RETRY_COUNT		20
26*4882a593Smuzhiyun #define XGENE_RNG_RETRY_INTERVAL	10
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* RNG  Registers */
29*4882a593Smuzhiyun #define RNG_INOUT_0			0x00
30*4882a593Smuzhiyun #define RNG_INTR_STS_ACK		0x10
31*4882a593Smuzhiyun #define RNG_CONTROL			0x14
32*4882a593Smuzhiyun #define RNG_CONFIG			0x18
33*4882a593Smuzhiyun #define RNG_ALARMCNT			0x1c
34*4882a593Smuzhiyun #define RNG_FROENABLE			0x20
35*4882a593Smuzhiyun #define RNG_FRODETUNE			0x24
36*4882a593Smuzhiyun #define RNG_ALARMMASK			0x28
37*4882a593Smuzhiyun #define RNG_ALARMSTOP			0x2c
38*4882a593Smuzhiyun #define RNG_OPTIONS			0x78
39*4882a593Smuzhiyun #define RNG_EIP_REV			0x7c
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define MONOBIT_FAIL_MASK		BIT(7)
42*4882a593Smuzhiyun #define POKER_FAIL_MASK			BIT(6)
43*4882a593Smuzhiyun #define LONG_RUN_FAIL_MASK		BIT(5)
44*4882a593Smuzhiyun #define RUN_FAIL_MASK			BIT(4)
45*4882a593Smuzhiyun #define NOISE_FAIL_MASK			BIT(3)
46*4882a593Smuzhiyun #define STUCK_OUT_MASK			BIT(2)
47*4882a593Smuzhiyun #define SHUTDOWN_OFLO_MASK		BIT(1)
48*4882a593Smuzhiyun #define READY_MASK			BIT(0)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define MAJOR_HW_REV_RD(src)		(((src) & 0x0f000000) >> 24)
51*4882a593Smuzhiyun #define MINOR_HW_REV_RD(src)		(((src) & 0x00f00000) >> 20)
52*4882a593Smuzhiyun #define HW_PATCH_LEVEL_RD(src)		(((src) & 0x000f0000) >> 16)
53*4882a593Smuzhiyun #define MAX_REFILL_CYCLES_SET(dst, src) \
54*4882a593Smuzhiyun 			((dst & ~0xffff0000) | (((u32)src << 16) & 0xffff0000))
55*4882a593Smuzhiyun #define MIN_REFILL_CYCLES_SET(dst, src) \
56*4882a593Smuzhiyun 			((dst & ~0x000000ff) | (((u32)src) & 0x000000ff))
57*4882a593Smuzhiyun #define ALARM_THRESHOLD_SET(dst, src) \
58*4882a593Smuzhiyun 			((dst & ~0x000000ff) | (((u32)src) & 0x000000ff))
59*4882a593Smuzhiyun #define ENABLE_RNG_SET(dst, src) \
60*4882a593Smuzhiyun 			((dst & ~BIT(10)) | (((u32)src << 10) & BIT(10)))
61*4882a593Smuzhiyun #define REGSPEC_TEST_MODE_SET(dst, src) \
62*4882a593Smuzhiyun 			((dst & ~BIT(8)) | (((u32)src << 8) & BIT(8)))
63*4882a593Smuzhiyun #define MONOBIT_FAIL_MASK_SET(dst, src) \
64*4882a593Smuzhiyun 			((dst & ~BIT(7)) | (((u32)src << 7) & BIT(7)))
65*4882a593Smuzhiyun #define POKER_FAIL_MASK_SET(dst, src) \
66*4882a593Smuzhiyun 			((dst & ~BIT(6)) | (((u32)src << 6) & BIT(6)))
67*4882a593Smuzhiyun #define LONG_RUN_FAIL_MASK_SET(dst, src) \
68*4882a593Smuzhiyun 			((dst & ~BIT(5)) | (((u32)src << 5) & BIT(5)))
69*4882a593Smuzhiyun #define RUN_FAIL_MASK_SET(dst, src) \
70*4882a593Smuzhiyun 			((dst & ~BIT(4)) | (((u32)src << 4) & BIT(4)))
71*4882a593Smuzhiyun #define NOISE_FAIL_MASK_SET(dst, src) \
72*4882a593Smuzhiyun 			((dst & ~BIT(3)) | (((u32)src << 3) & BIT(3)))
73*4882a593Smuzhiyun #define STUCK_OUT_MASK_SET(dst, src) \
74*4882a593Smuzhiyun 			((dst & ~BIT(2)) | (((u32)src << 2) & BIT(2)))
75*4882a593Smuzhiyun #define SHUTDOWN_OFLO_MASK_SET(dst, src) \
76*4882a593Smuzhiyun 			((dst & ~BIT(1)) | (((u32)src << 1) & BIT(1)))
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun struct xgene_rng_dev {
79*4882a593Smuzhiyun 	u32 irq;
80*4882a593Smuzhiyun 	void  __iomem *csr_base;
81*4882a593Smuzhiyun 	u32 revision;
82*4882a593Smuzhiyun 	u32 datum_size;
83*4882a593Smuzhiyun 	u32 failure_cnt;	/* Failure count last minute */
84*4882a593Smuzhiyun 	unsigned long failure_ts;/* First failure timestamp */
85*4882a593Smuzhiyun 	struct timer_list failure_timer;
86*4882a593Smuzhiyun 	struct device *dev;
87*4882a593Smuzhiyun 	struct clk *clk;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
xgene_rng_expired_timer(struct timer_list * t)90*4882a593Smuzhiyun static void xgene_rng_expired_timer(struct timer_list *t)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct xgene_rng_dev *ctx = from_timer(ctx, t, failure_timer);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* Clear failure counter as timer expired */
95*4882a593Smuzhiyun 	disable_irq(ctx->irq);
96*4882a593Smuzhiyun 	ctx->failure_cnt = 0;
97*4882a593Smuzhiyun 	del_timer(&ctx->failure_timer);
98*4882a593Smuzhiyun 	enable_irq(ctx->irq);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
xgene_rng_start_timer(struct xgene_rng_dev * ctx)101*4882a593Smuzhiyun static void xgene_rng_start_timer(struct xgene_rng_dev *ctx)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	ctx->failure_timer.expires = jiffies + 120 * HZ;
104*4882a593Smuzhiyun 	add_timer(&ctx->failure_timer);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  * Initialize or reinit free running oscillators (FROs)
109*4882a593Smuzhiyun  */
xgene_rng_init_fro(struct xgene_rng_dev * ctx,u32 fro_val)110*4882a593Smuzhiyun static void xgene_rng_init_fro(struct xgene_rng_dev *ctx, u32 fro_val)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	writel(fro_val, ctx->csr_base + RNG_FRODETUNE);
113*4882a593Smuzhiyun 	writel(0x00000000, ctx->csr_base + RNG_ALARMMASK);
114*4882a593Smuzhiyun 	writel(0x00000000, ctx->csr_base + RNG_ALARMSTOP);
115*4882a593Smuzhiyun 	writel(0xFFFFFFFF, ctx->csr_base + RNG_FROENABLE);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
xgene_rng_chk_overflow(struct xgene_rng_dev * ctx)118*4882a593Smuzhiyun static void xgene_rng_chk_overflow(struct xgene_rng_dev *ctx)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	u32 val;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	val = readl(ctx->csr_base + RNG_INTR_STS_ACK);
123*4882a593Smuzhiyun 	if (val & MONOBIT_FAIL_MASK)
124*4882a593Smuzhiyun 		/*
125*4882a593Smuzhiyun 		 * LFSR detected an out-of-bounds number of 1s after
126*4882a593Smuzhiyun 		 * checking 20,000 bits (test T1 as specified in the
127*4882a593Smuzhiyun 		 * AIS-31 standard)
128*4882a593Smuzhiyun 		 */
129*4882a593Smuzhiyun 		dev_err(ctx->dev, "test monobit failure error 0x%08X\n", val);
130*4882a593Smuzhiyun 	if (val & POKER_FAIL_MASK)
131*4882a593Smuzhiyun 		/*
132*4882a593Smuzhiyun 		 * LFSR detected an out-of-bounds value in at least one
133*4882a593Smuzhiyun 		 * of the 16 poker_count_X counters or an out of bounds sum
134*4882a593Smuzhiyun 		 * of squares value after checking 20,000 bits (test T2 as
135*4882a593Smuzhiyun 		 * specified in the AIS-31 standard)
136*4882a593Smuzhiyun 		 */
137*4882a593Smuzhiyun 		dev_err(ctx->dev, "test poker failure error 0x%08X\n", val);
138*4882a593Smuzhiyun 	if (val & LONG_RUN_FAIL_MASK)
139*4882a593Smuzhiyun 		/*
140*4882a593Smuzhiyun 		 * LFSR detected a sequence of 34 identical bits
141*4882a593Smuzhiyun 		 * (test T4 as specified in the AIS-31 standard)
142*4882a593Smuzhiyun 		 */
143*4882a593Smuzhiyun 		dev_err(ctx->dev, "test long run failure error 0x%08X\n", val);
144*4882a593Smuzhiyun 	if (val & RUN_FAIL_MASK)
145*4882a593Smuzhiyun 		/*
146*4882a593Smuzhiyun 		 * LFSR detected an outof-bounds value for at least one
147*4882a593Smuzhiyun 		 * of the running counters after checking 20,000 bits
148*4882a593Smuzhiyun 		 * (test T3 as specified in the AIS-31 standard)
149*4882a593Smuzhiyun 		 */
150*4882a593Smuzhiyun 		dev_err(ctx->dev, "test run failure error 0x%08X\n", val);
151*4882a593Smuzhiyun 	if (val & NOISE_FAIL_MASK)
152*4882a593Smuzhiyun 		/* LFSR detected a sequence of 48 identical bits */
153*4882a593Smuzhiyun 		dev_err(ctx->dev, "noise failure error 0x%08X\n", val);
154*4882a593Smuzhiyun 	if (val & STUCK_OUT_MASK)
155*4882a593Smuzhiyun 		/*
156*4882a593Smuzhiyun 		 * Detected output data registers generated same value twice
157*4882a593Smuzhiyun 		 * in a row
158*4882a593Smuzhiyun 		 */
159*4882a593Smuzhiyun 		dev_err(ctx->dev, "stuck out failure error 0x%08X\n", val);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (val & SHUTDOWN_OFLO_MASK) {
162*4882a593Smuzhiyun 		u32 frostopped;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		/* FROs shut down after a second error event. Try recover. */
165*4882a593Smuzhiyun 		if (++ctx->failure_cnt == 1) {
166*4882a593Smuzhiyun 			/* 1st time, just recover */
167*4882a593Smuzhiyun 			ctx->failure_ts = jiffies;
168*4882a593Smuzhiyun 			frostopped = readl(ctx->csr_base + RNG_ALARMSTOP);
169*4882a593Smuzhiyun 			xgene_rng_init_fro(ctx, frostopped);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 			/*
172*4882a593Smuzhiyun 			 * We must start a timer to clear out this error
173*4882a593Smuzhiyun 			 * in case the system timer wrap around
174*4882a593Smuzhiyun 			 */
175*4882a593Smuzhiyun 			xgene_rng_start_timer(ctx);
176*4882a593Smuzhiyun 		} else {
177*4882a593Smuzhiyun 			/* 2nd time failure in lesser than 1 minute? */
178*4882a593Smuzhiyun 			if (time_after(ctx->failure_ts + 60 * HZ, jiffies)) {
179*4882a593Smuzhiyun 				dev_err(ctx->dev,
180*4882a593Smuzhiyun 					"FRO shutdown failure error 0x%08X\n",
181*4882a593Smuzhiyun 					val);
182*4882a593Smuzhiyun 			} else {
183*4882a593Smuzhiyun 				/* 2nd time failure after 1 minutes, recover */
184*4882a593Smuzhiyun 				ctx->failure_ts = jiffies;
185*4882a593Smuzhiyun 				ctx->failure_cnt = 1;
186*4882a593Smuzhiyun 				/*
187*4882a593Smuzhiyun 				 * We must start a timer to clear out this
188*4882a593Smuzhiyun 				 * error in case the system timer wrap
189*4882a593Smuzhiyun 				 * around
190*4882a593Smuzhiyun 				 */
191*4882a593Smuzhiyun 				xgene_rng_start_timer(ctx);
192*4882a593Smuzhiyun 			}
193*4882a593Smuzhiyun 			frostopped = readl(ctx->csr_base + RNG_ALARMSTOP);
194*4882a593Smuzhiyun 			xgene_rng_init_fro(ctx, frostopped);
195*4882a593Smuzhiyun 		}
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 	/* Clear them all */
198*4882a593Smuzhiyun 	writel(val, ctx->csr_base + RNG_INTR_STS_ACK);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
xgene_rng_irq_handler(int irq,void * id)201*4882a593Smuzhiyun static irqreturn_t xgene_rng_irq_handler(int irq, void *id)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	struct xgene_rng_dev *ctx = (struct xgene_rng_dev *) id;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* RNG Alarm Counter overflow */
206*4882a593Smuzhiyun 	xgene_rng_chk_overflow(ctx);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	return IRQ_HANDLED;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
xgene_rng_data_present(struct hwrng * rng,int wait)211*4882a593Smuzhiyun static int xgene_rng_data_present(struct hwrng *rng, int wait)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	struct xgene_rng_dev *ctx = (struct xgene_rng_dev *) rng->priv;
214*4882a593Smuzhiyun 	u32 i, val = 0;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	for (i = 0; i < XGENE_RNG_RETRY_COUNT; i++) {
217*4882a593Smuzhiyun 		val = readl(ctx->csr_base + RNG_INTR_STS_ACK);
218*4882a593Smuzhiyun 		if ((val & READY_MASK) || !wait)
219*4882a593Smuzhiyun 			break;
220*4882a593Smuzhiyun 		udelay(XGENE_RNG_RETRY_INTERVAL);
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return (val & READY_MASK);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
xgene_rng_data_read(struct hwrng * rng,u32 * data)226*4882a593Smuzhiyun static int xgene_rng_data_read(struct hwrng *rng, u32 *data)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct xgene_rng_dev *ctx = (struct xgene_rng_dev *) rng->priv;
229*4882a593Smuzhiyun 	int i;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	for (i = 0; i < ctx->datum_size; i++)
232*4882a593Smuzhiyun 		data[i] = readl(ctx->csr_base + RNG_INOUT_0 + i * 4);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* Clear ready bit to start next transaction */
235*4882a593Smuzhiyun 	writel(READY_MASK, ctx->csr_base + RNG_INTR_STS_ACK);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	return ctx->datum_size << 2;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
xgene_rng_init_internal(struct xgene_rng_dev * ctx)240*4882a593Smuzhiyun static void xgene_rng_init_internal(struct xgene_rng_dev *ctx)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	u32 val;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	writel(0x00000000, ctx->csr_base + RNG_CONTROL);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	val = MAX_REFILL_CYCLES_SET(0, 10);
247*4882a593Smuzhiyun 	val = MIN_REFILL_CYCLES_SET(val, 10);
248*4882a593Smuzhiyun 	writel(val, ctx->csr_base + RNG_CONFIG);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	val = ALARM_THRESHOLD_SET(0, 0xFF);
251*4882a593Smuzhiyun 	writel(val, ctx->csr_base + RNG_ALARMCNT);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	xgene_rng_init_fro(ctx, 0);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	writel(MONOBIT_FAIL_MASK |
256*4882a593Smuzhiyun 		POKER_FAIL_MASK	|
257*4882a593Smuzhiyun 		LONG_RUN_FAIL_MASK |
258*4882a593Smuzhiyun 		RUN_FAIL_MASK |
259*4882a593Smuzhiyun 		NOISE_FAIL_MASK |
260*4882a593Smuzhiyun 		STUCK_OUT_MASK |
261*4882a593Smuzhiyun 		SHUTDOWN_OFLO_MASK |
262*4882a593Smuzhiyun 		READY_MASK, ctx->csr_base + RNG_INTR_STS_ACK);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	val = ENABLE_RNG_SET(0, 1);
265*4882a593Smuzhiyun 	val = MONOBIT_FAIL_MASK_SET(val, 1);
266*4882a593Smuzhiyun 	val = POKER_FAIL_MASK_SET(val, 1);
267*4882a593Smuzhiyun 	val = LONG_RUN_FAIL_MASK_SET(val, 1);
268*4882a593Smuzhiyun 	val = RUN_FAIL_MASK_SET(val, 1);
269*4882a593Smuzhiyun 	val = NOISE_FAIL_MASK_SET(val, 1);
270*4882a593Smuzhiyun 	val = STUCK_OUT_MASK_SET(val, 1);
271*4882a593Smuzhiyun 	val = SHUTDOWN_OFLO_MASK_SET(val, 1);
272*4882a593Smuzhiyun 	writel(val, ctx->csr_base + RNG_CONTROL);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
xgene_rng_init(struct hwrng * rng)275*4882a593Smuzhiyun static int xgene_rng_init(struct hwrng *rng)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	struct xgene_rng_dev *ctx = (struct xgene_rng_dev *) rng->priv;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	ctx->failure_cnt = 0;
280*4882a593Smuzhiyun 	timer_setup(&ctx->failure_timer, xgene_rng_expired_timer, 0);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	ctx->revision = readl(ctx->csr_base + RNG_EIP_REV);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	dev_dbg(ctx->dev, "Rev %d.%d.%d\n",
285*4882a593Smuzhiyun 		MAJOR_HW_REV_RD(ctx->revision),
286*4882a593Smuzhiyun 		MINOR_HW_REV_RD(ctx->revision),
287*4882a593Smuzhiyun 		HW_PATCH_LEVEL_RD(ctx->revision));
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	dev_dbg(ctx->dev, "Options 0x%08X",
290*4882a593Smuzhiyun 		readl(ctx->csr_base + RNG_OPTIONS));
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	xgene_rng_init_internal(ctx);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	ctx->datum_size = RNG_MAX_DATUM;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #ifdef CONFIG_ACPI
300*4882a593Smuzhiyun static const struct acpi_device_id xgene_rng_acpi_match[] = {
301*4882a593Smuzhiyun 	{ "APMC0D18", },
302*4882a593Smuzhiyun 	{ }
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, xgene_rng_acpi_match);
305*4882a593Smuzhiyun #endif
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static struct hwrng xgene_rng_func = {
308*4882a593Smuzhiyun 	.name		= "xgene-rng",
309*4882a593Smuzhiyun 	.init		= xgene_rng_init,
310*4882a593Smuzhiyun 	.data_present	= xgene_rng_data_present,
311*4882a593Smuzhiyun 	.data_read	= xgene_rng_data_read,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
xgene_rng_probe(struct platform_device * pdev)314*4882a593Smuzhiyun static int xgene_rng_probe(struct platform_device *pdev)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	struct xgene_rng_dev *ctx;
317*4882a593Smuzhiyun 	int rc = 0;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
320*4882a593Smuzhiyun 	if (!ctx)
321*4882a593Smuzhiyun 		return -ENOMEM;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	ctx->dev = &pdev->dev;
324*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ctx);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	ctx->csr_base = devm_platform_ioremap_resource(pdev, 0);
327*4882a593Smuzhiyun 	if (IS_ERR(ctx->csr_base))
328*4882a593Smuzhiyun 		return PTR_ERR(ctx->csr_base);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	rc = platform_get_irq(pdev, 0);
331*4882a593Smuzhiyun 	if (rc < 0)
332*4882a593Smuzhiyun 		return rc;
333*4882a593Smuzhiyun 	ctx->irq = rc;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "APM X-Gene RNG BASE %p ALARM IRQ %d",
336*4882a593Smuzhiyun 		ctx->csr_base, ctx->irq);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	rc = devm_request_irq(&pdev->dev, ctx->irq, xgene_rng_irq_handler, 0,
339*4882a593Smuzhiyun 				dev_name(&pdev->dev), ctx);
340*4882a593Smuzhiyun 	if (rc) {
341*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not request RNG alarm IRQ\n");
342*4882a593Smuzhiyun 		return rc;
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* Enable IP clock */
346*4882a593Smuzhiyun 	ctx->clk = devm_clk_get(&pdev->dev, NULL);
347*4882a593Smuzhiyun 	if (IS_ERR(ctx->clk)) {
348*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "Couldn't get the clock for RNG\n");
349*4882a593Smuzhiyun 	} else {
350*4882a593Smuzhiyun 		rc = clk_prepare_enable(ctx->clk);
351*4882a593Smuzhiyun 		if (rc) {
352*4882a593Smuzhiyun 			dev_warn(&pdev->dev,
353*4882a593Smuzhiyun 				 "clock prepare enable failed for RNG");
354*4882a593Smuzhiyun 			return rc;
355*4882a593Smuzhiyun 		}
356*4882a593Smuzhiyun 	}
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	xgene_rng_func.priv = (unsigned long) ctx;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	rc = devm_hwrng_register(&pdev->dev, &xgene_rng_func);
361*4882a593Smuzhiyun 	if (rc) {
362*4882a593Smuzhiyun 		dev_err(&pdev->dev, "RNG registering failed error %d\n", rc);
363*4882a593Smuzhiyun 		if (!IS_ERR(ctx->clk))
364*4882a593Smuzhiyun 			clk_disable_unprepare(ctx->clk);
365*4882a593Smuzhiyun 		return rc;
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	rc = device_init_wakeup(&pdev->dev, 1);
369*4882a593Smuzhiyun 	if (rc) {
370*4882a593Smuzhiyun 		dev_err(&pdev->dev, "RNG device_init_wakeup failed error %d\n",
371*4882a593Smuzhiyun 			rc);
372*4882a593Smuzhiyun 		if (!IS_ERR(ctx->clk))
373*4882a593Smuzhiyun 			clk_disable_unprepare(ctx->clk);
374*4882a593Smuzhiyun 		return rc;
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
xgene_rng_remove(struct platform_device * pdev)380*4882a593Smuzhiyun static int xgene_rng_remove(struct platform_device *pdev)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct xgene_rng_dev *ctx = platform_get_drvdata(pdev);
383*4882a593Smuzhiyun 	int rc;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	rc = device_init_wakeup(&pdev->dev, 0);
386*4882a593Smuzhiyun 	if (rc)
387*4882a593Smuzhiyun 		dev_err(&pdev->dev, "RNG init wakeup failed error %d\n", rc);
388*4882a593Smuzhiyun 	if (!IS_ERR(ctx->clk))
389*4882a593Smuzhiyun 		clk_disable_unprepare(ctx->clk);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	return rc;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static const struct of_device_id xgene_rng_of_match[] = {
395*4882a593Smuzhiyun 	{ .compatible = "apm,xgene-rng" },
396*4882a593Smuzhiyun 	{ }
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xgene_rng_of_match);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun static struct platform_driver xgene_rng_driver = {
402*4882a593Smuzhiyun 	.probe = xgene_rng_probe,
403*4882a593Smuzhiyun 	.remove	= xgene_rng_remove,
404*4882a593Smuzhiyun 	.driver = {
405*4882a593Smuzhiyun 		.name		= "xgene-rng",
406*4882a593Smuzhiyun 		.of_match_table = xgene_rng_of_match,
407*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(xgene_rng_acpi_match),
408*4882a593Smuzhiyun 	},
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun module_platform_driver(xgene_rng_driver);
412*4882a593Smuzhiyun MODULE_DESCRIPTION("APM X-Gene RNG driver");
413*4882a593Smuzhiyun MODULE_LICENSE("GPL");
414