xref: /OK3568_Linux_fs/kernel/drivers/char/hw_random/exynos-trng.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * RNG driver for Exynos TRNGs
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Łukasz Stelmach <l.stelmach@samsung.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright 2017 (c) Samsung Electronics Software, Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Based on the Exynos PRNG driver drivers/crypto/exynos-rng by
10*4882a593Smuzhiyun  * Krzysztof Kozłowski <krzk@kernel.org>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/crypto.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/hw_random.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/iopoll.h>
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/pm_runtime.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define EXYNOS_TRNG_CLKDIV         (0x0)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define EXYNOS_TRNG_CTRL           (0x20)
29*4882a593Smuzhiyun #define EXYNOS_TRNG_CTRL_RNGEN     BIT(31)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define EXYNOS_TRNG_POST_CTRL      (0x30)
32*4882a593Smuzhiyun #define EXYNOS_TRNG_ONLINE_CTRL    (0x40)
33*4882a593Smuzhiyun #define EXYNOS_TRNG_ONLINE_STAT    (0x44)
34*4882a593Smuzhiyun #define EXYNOS_TRNG_ONLINE_MAXCHI2 (0x48)
35*4882a593Smuzhiyun #define EXYNOS_TRNG_FIFO_CTRL      (0x50)
36*4882a593Smuzhiyun #define EXYNOS_TRNG_FIFO_0         (0x80)
37*4882a593Smuzhiyun #define EXYNOS_TRNG_FIFO_1         (0x84)
38*4882a593Smuzhiyun #define EXYNOS_TRNG_FIFO_2         (0x88)
39*4882a593Smuzhiyun #define EXYNOS_TRNG_FIFO_3         (0x8c)
40*4882a593Smuzhiyun #define EXYNOS_TRNG_FIFO_4         (0x90)
41*4882a593Smuzhiyun #define EXYNOS_TRNG_FIFO_5         (0x94)
42*4882a593Smuzhiyun #define EXYNOS_TRNG_FIFO_6         (0x98)
43*4882a593Smuzhiyun #define EXYNOS_TRNG_FIFO_7         (0x9c)
44*4882a593Smuzhiyun #define EXYNOS_TRNG_FIFO_LEN       (8)
45*4882a593Smuzhiyun #define EXYNOS_TRNG_CLOCK_RATE     (500000)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct exynos_trng_dev {
49*4882a593Smuzhiyun 	struct device    *dev;
50*4882a593Smuzhiyun 	void __iomem     *mem;
51*4882a593Smuzhiyun 	struct clk       *clk;
52*4882a593Smuzhiyun 	struct hwrng rng;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
exynos_trng_do_read(struct hwrng * rng,void * data,size_t max,bool wait)55*4882a593Smuzhiyun static int exynos_trng_do_read(struct hwrng *rng, void *data, size_t max,
56*4882a593Smuzhiyun 			       bool wait)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct exynos_trng_dev *trng;
59*4882a593Smuzhiyun 	int val;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	max = min_t(size_t, max, (EXYNOS_TRNG_FIFO_LEN * 4));
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	trng = (struct exynos_trng_dev *)rng->priv;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	writel_relaxed(max * 8, trng->mem + EXYNOS_TRNG_FIFO_CTRL);
66*4882a593Smuzhiyun 	val = readl_poll_timeout(trng->mem + EXYNOS_TRNG_FIFO_CTRL, val,
67*4882a593Smuzhiyun 				 val == 0, 200, 1000000);
68*4882a593Smuzhiyun 	if (val < 0)
69*4882a593Smuzhiyun 		return val;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	memcpy_fromio(data, trng->mem + EXYNOS_TRNG_FIFO_0, max);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	return max;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
exynos_trng_init(struct hwrng * rng)76*4882a593Smuzhiyun static int exynos_trng_init(struct hwrng *rng)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct exynos_trng_dev *trng = (struct exynos_trng_dev *)rng->priv;
79*4882a593Smuzhiyun 	unsigned long sss_rate;
80*4882a593Smuzhiyun 	u32 val;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	sss_rate = clk_get_rate(trng->clk);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/*
85*4882a593Smuzhiyun 	 * For most TRNG circuits the clock frequency of under 500 kHz
86*4882a593Smuzhiyun 	 * is safe.
87*4882a593Smuzhiyun 	 */
88*4882a593Smuzhiyun 	val = sss_rate / (EXYNOS_TRNG_CLOCK_RATE * 2);
89*4882a593Smuzhiyun 	if (val > 0x7fff) {
90*4882a593Smuzhiyun 		dev_err(trng->dev, "clock divider too large: %d", val);
91*4882a593Smuzhiyun 		return -ERANGE;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 	val = val << 1;
94*4882a593Smuzhiyun 	writel_relaxed(val, trng->mem + EXYNOS_TRNG_CLKDIV);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* Enable the generator. */
97*4882a593Smuzhiyun 	val = EXYNOS_TRNG_CTRL_RNGEN;
98*4882a593Smuzhiyun 	writel_relaxed(val, trng->mem + EXYNOS_TRNG_CTRL);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/*
101*4882a593Smuzhiyun 	 * Disable post-processing. /dev/hwrng is supposed to deliver
102*4882a593Smuzhiyun 	 * unprocessed data.
103*4882a593Smuzhiyun 	 */
104*4882a593Smuzhiyun 	writel_relaxed(0, trng->mem + EXYNOS_TRNG_POST_CTRL);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return 0;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
exynos_trng_probe(struct platform_device * pdev)109*4882a593Smuzhiyun static int exynos_trng_probe(struct platform_device *pdev)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	struct exynos_trng_dev *trng;
112*4882a593Smuzhiyun 	int ret = -ENOMEM;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	trng = devm_kzalloc(&pdev->dev, sizeof(*trng), GFP_KERNEL);
115*4882a593Smuzhiyun 	if (!trng)
116*4882a593Smuzhiyun 		return ret;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	trng->rng.name = devm_kstrdup(&pdev->dev, dev_name(&pdev->dev),
119*4882a593Smuzhiyun 				      GFP_KERNEL);
120*4882a593Smuzhiyun 	if (!trng->rng.name)
121*4882a593Smuzhiyun 		return ret;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	trng->rng.init = exynos_trng_init;
124*4882a593Smuzhiyun 	trng->rng.read = exynos_trng_do_read;
125*4882a593Smuzhiyun 	trng->rng.priv = (unsigned long) trng;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	platform_set_drvdata(pdev, trng);
128*4882a593Smuzhiyun 	trng->dev = &pdev->dev;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	trng->mem = devm_platform_ioremap_resource(pdev, 0);
131*4882a593Smuzhiyun 	if (IS_ERR(trng->mem))
132*4882a593Smuzhiyun 		return PTR_ERR(trng->mem);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
135*4882a593Smuzhiyun 	ret = pm_runtime_resume_and_get(&pdev->dev);
136*4882a593Smuzhiyun 	if (ret < 0) {
137*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not get runtime PM.\n");
138*4882a593Smuzhiyun 		goto err_pm_get;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	trng->clk = devm_clk_get(&pdev->dev, "secss");
142*4882a593Smuzhiyun 	if (IS_ERR(trng->clk)) {
143*4882a593Smuzhiyun 		ret = PTR_ERR(trng->clk);
144*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not get clock.\n");
145*4882a593Smuzhiyun 		goto err_clock;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	ret = clk_prepare_enable(trng->clk);
149*4882a593Smuzhiyun 	if (ret) {
150*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not enable the clk.\n");
151*4882a593Smuzhiyun 		goto err_clock;
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	ret = devm_hwrng_register(&pdev->dev, &trng->rng);
155*4882a593Smuzhiyun 	if (ret) {
156*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Could not register hwrng device.\n");
157*4882a593Smuzhiyun 		goto err_register;
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	dev_info(&pdev->dev, "Exynos True Random Number Generator.\n");
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return 0;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun err_register:
165*4882a593Smuzhiyun 	clk_disable_unprepare(trng->clk);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun err_clock:
168*4882a593Smuzhiyun 	pm_runtime_put_noidle(&pdev->dev);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun err_pm_get:
171*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return ret;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
exynos_trng_remove(struct platform_device * pdev)176*4882a593Smuzhiyun static int exynos_trng_remove(struct platform_device *pdev)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct exynos_trng_dev *trng =  platform_get_drvdata(pdev);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	clk_disable_unprepare(trng->clk);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
183*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
exynos_trng_suspend(struct device * dev)188*4882a593Smuzhiyun static int __maybe_unused exynos_trng_suspend(struct device *dev)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
exynos_trng_resume(struct device * dev)195*4882a593Smuzhiyun static int __maybe_unused exynos_trng_resume(struct device *dev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	int ret;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(dev);
200*4882a593Smuzhiyun 	if (ret < 0) {
201*4882a593Smuzhiyun 		dev_err(dev, "Could not get runtime PM.\n");
202*4882a593Smuzhiyun 		pm_runtime_put_noidle(dev);
203*4882a593Smuzhiyun 		return ret;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(exynos_trng_pm_ops, exynos_trng_suspend,
210*4882a593Smuzhiyun 			 exynos_trng_resume);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static const struct of_device_id exynos_trng_dt_match[] = {
213*4882a593Smuzhiyun 	{
214*4882a593Smuzhiyun 		.compatible = "samsung,exynos5250-trng",
215*4882a593Smuzhiyun 	},
216*4882a593Smuzhiyun 	{ },
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, exynos_trng_dt_match);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static struct platform_driver exynos_trng_driver = {
221*4882a593Smuzhiyun 	.driver = {
222*4882a593Smuzhiyun 		.name = "exynos-trng",
223*4882a593Smuzhiyun 		.pm = &exynos_trng_pm_ops,
224*4882a593Smuzhiyun 		.of_match_table = exynos_trng_dt_match,
225*4882a593Smuzhiyun 	},
226*4882a593Smuzhiyun 	.probe = exynos_trng_probe,
227*4882a593Smuzhiyun 	.remove = exynos_trng_remove,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun module_platform_driver(exynos_trng_driver);
231*4882a593Smuzhiyun MODULE_AUTHOR("Łukasz Stelmach");
232*4882a593Smuzhiyun MODULE_DESCRIPTION("H/W TRNG driver for Exynos chips");
233*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
234