1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Intel & MS High Precision Event Timer Implementation.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2003 Intel Corporation
6*4882a593Smuzhiyun * Venki Pallipadi
7*4882a593Smuzhiyun * (c) Copyright 2004 Hewlett-Packard Development Company, L.P.
8*4882a593Smuzhiyun * Bob Picco <robert.picco@hp.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/types.h>
14*4882a593Smuzhiyun #include <linux/miscdevice.h>
15*4882a593Smuzhiyun #include <linux/major.h>
16*4882a593Smuzhiyun #include <linux/ioport.h>
17*4882a593Smuzhiyun #include <linux/fcntl.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/poll.h>
20*4882a593Smuzhiyun #include <linux/mm.h>
21*4882a593Smuzhiyun #include <linux/proc_fs.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/sysctl.h>
24*4882a593Smuzhiyun #include <linux/wait.h>
25*4882a593Smuzhiyun #include <linux/sched/signal.h>
26*4882a593Smuzhiyun #include <linux/bcd.h>
27*4882a593Smuzhiyun #include <linux/seq_file.h>
28*4882a593Smuzhiyun #include <linux/bitops.h>
29*4882a593Smuzhiyun #include <linux/compat.h>
30*4882a593Smuzhiyun #include <linux/clocksource.h>
31*4882a593Smuzhiyun #include <linux/uaccess.h>
32*4882a593Smuzhiyun #include <linux/slab.h>
33*4882a593Smuzhiyun #include <linux/io.h>
34*4882a593Smuzhiyun #include <linux/acpi.h>
35*4882a593Smuzhiyun #include <linux/hpet.h>
36*4882a593Smuzhiyun #include <asm/current.h>
37*4882a593Smuzhiyun #include <asm/irq.h>
38*4882a593Smuzhiyun #include <asm/div64.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * The High Precision Event Timer driver.
42*4882a593Smuzhiyun * This driver is closely modelled after the rtc.c driver.
43*4882a593Smuzhiyun * See HPET spec revision 1.
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun #define HPET_USER_FREQ (64)
46*4882a593Smuzhiyun #define HPET_DRIFT (500)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define HPET_RANGE_SIZE 1024 /* from HPET spec */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* WARNING -- don't get confused. These macros are never used
52*4882a593Smuzhiyun * to write the (single) counter, and rarely to read it.
53*4882a593Smuzhiyun * They're badly named; to fix, someday.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun #if BITS_PER_LONG == 64
56*4882a593Smuzhiyun #define write_counter(V, MC) writeq(V, MC)
57*4882a593Smuzhiyun #define read_counter(MC) readq(MC)
58*4882a593Smuzhiyun #else
59*4882a593Smuzhiyun #define write_counter(V, MC) writel(V, MC)
60*4882a593Smuzhiyun #define read_counter(MC) readl(MC)
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static DEFINE_MUTEX(hpet_mutex); /* replaces BKL */
64*4882a593Smuzhiyun static u32 hpet_nhpet, hpet_max_freq = HPET_USER_FREQ;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* This clocksource driver currently only works on ia64 */
67*4882a593Smuzhiyun #ifdef CONFIG_IA64
68*4882a593Smuzhiyun static void __iomem *hpet_mctr;
69*4882a593Smuzhiyun
read_hpet(struct clocksource * cs)70*4882a593Smuzhiyun static u64 read_hpet(struct clocksource *cs)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun return (u64)read_counter((void __iomem *)hpet_mctr);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static struct clocksource clocksource_hpet = {
76*4882a593Smuzhiyun .name = "hpet",
77*4882a593Smuzhiyun .rating = 250,
78*4882a593Smuzhiyun .read = read_hpet,
79*4882a593Smuzhiyun .mask = CLOCKSOURCE_MASK(64),
80*4882a593Smuzhiyun .flags = CLOCK_SOURCE_IS_CONTINUOUS,
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun static struct clocksource *hpet_clocksource;
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* A lock for concurrent access by app and isr hpet activity. */
86*4882a593Smuzhiyun static DEFINE_SPINLOCK(hpet_lock);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define HPET_DEV_NAME (7)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct hpet_dev {
91*4882a593Smuzhiyun struct hpets *hd_hpets;
92*4882a593Smuzhiyun struct hpet __iomem *hd_hpet;
93*4882a593Smuzhiyun struct hpet_timer __iomem *hd_timer;
94*4882a593Smuzhiyun unsigned long hd_ireqfreq;
95*4882a593Smuzhiyun unsigned long hd_irqdata;
96*4882a593Smuzhiyun wait_queue_head_t hd_waitqueue;
97*4882a593Smuzhiyun struct fasync_struct *hd_async_queue;
98*4882a593Smuzhiyun unsigned int hd_flags;
99*4882a593Smuzhiyun unsigned int hd_irq;
100*4882a593Smuzhiyun unsigned int hd_hdwirq;
101*4882a593Smuzhiyun char hd_name[HPET_DEV_NAME];
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun struct hpets {
105*4882a593Smuzhiyun struct hpets *hp_next;
106*4882a593Smuzhiyun struct hpet __iomem *hp_hpet;
107*4882a593Smuzhiyun unsigned long hp_hpet_phys;
108*4882a593Smuzhiyun struct clocksource *hp_clocksource;
109*4882a593Smuzhiyun unsigned long long hp_tick_freq;
110*4882a593Smuzhiyun unsigned long hp_delta;
111*4882a593Smuzhiyun unsigned int hp_ntimer;
112*4882a593Smuzhiyun unsigned int hp_which;
113*4882a593Smuzhiyun struct hpet_dev hp_dev[];
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static struct hpets *hpets;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define HPET_OPEN 0x0001
119*4882a593Smuzhiyun #define HPET_IE 0x0002 /* interrupt enabled */
120*4882a593Smuzhiyun #define HPET_PERIODIC 0x0004
121*4882a593Smuzhiyun #define HPET_SHARED_IRQ 0x0008
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #ifndef readq
readq(void __iomem * addr)125*4882a593Smuzhiyun static inline unsigned long long readq(void __iomem *addr)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun return readl(addr) | (((unsigned long long)readl(addr + 4)) << 32LL);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #ifndef writeq
writeq(unsigned long long v,void __iomem * addr)132*4882a593Smuzhiyun static inline void writeq(unsigned long long v, void __iomem *addr)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun writel(v & 0xffffffff, addr);
135*4882a593Smuzhiyun writel(v >> 32, addr + 4);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun
hpet_interrupt(int irq,void * data)139*4882a593Smuzhiyun static irqreturn_t hpet_interrupt(int irq, void *data)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct hpet_dev *devp;
142*4882a593Smuzhiyun unsigned long isr;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun devp = data;
145*4882a593Smuzhiyun isr = 1 << (devp - devp->hd_hpets->hp_dev);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if ((devp->hd_flags & HPET_SHARED_IRQ) &&
148*4882a593Smuzhiyun !(isr & readl(&devp->hd_hpet->hpet_isr)))
149*4882a593Smuzhiyun return IRQ_NONE;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun spin_lock(&hpet_lock);
152*4882a593Smuzhiyun devp->hd_irqdata++;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * For non-periodic timers, increment the accumulator.
156*4882a593Smuzhiyun * This has the effect of treating non-periodic like periodic.
157*4882a593Smuzhiyun */
158*4882a593Smuzhiyun if ((devp->hd_flags & (HPET_IE | HPET_PERIODIC)) == HPET_IE) {
159*4882a593Smuzhiyun unsigned long m, t, mc, base, k;
160*4882a593Smuzhiyun struct hpet __iomem *hpet = devp->hd_hpet;
161*4882a593Smuzhiyun struct hpets *hpetp = devp->hd_hpets;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun t = devp->hd_ireqfreq;
164*4882a593Smuzhiyun m = read_counter(&devp->hd_timer->hpet_compare);
165*4882a593Smuzhiyun mc = read_counter(&hpet->hpet_mc);
166*4882a593Smuzhiyun /* The time for the next interrupt would logically be t + m,
167*4882a593Smuzhiyun * however, if we are very unlucky and the interrupt is delayed
168*4882a593Smuzhiyun * for longer than t then we will completely miss the next
169*4882a593Smuzhiyun * interrupt if we set t + m and an application will hang.
170*4882a593Smuzhiyun * Therefore we need to make a more complex computation assuming
171*4882a593Smuzhiyun * that there exists a k for which the following is true:
172*4882a593Smuzhiyun * k * t + base < mc + delta
173*4882a593Smuzhiyun * (k + 1) * t + base > mc + delta
174*4882a593Smuzhiyun * where t is the interval in hpet ticks for the given freq,
175*4882a593Smuzhiyun * base is the theoretical start value 0 < base < t,
176*4882a593Smuzhiyun * mc is the main counter value at the time of the interrupt,
177*4882a593Smuzhiyun * delta is the time it takes to write the a value to the
178*4882a593Smuzhiyun * comparator.
179*4882a593Smuzhiyun * k may then be computed as (mc - base + delta) / t .
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun base = mc % t;
182*4882a593Smuzhiyun k = (mc - base + hpetp->hp_delta) / t;
183*4882a593Smuzhiyun write_counter(t * (k + 1) + base,
184*4882a593Smuzhiyun &devp->hd_timer->hpet_compare);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (devp->hd_flags & HPET_SHARED_IRQ)
188*4882a593Smuzhiyun writel(isr, &devp->hd_hpet->hpet_isr);
189*4882a593Smuzhiyun spin_unlock(&hpet_lock);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun wake_up_interruptible(&devp->hd_waitqueue);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun kill_fasync(&devp->hd_async_queue, SIGIO, POLL_IN);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return IRQ_HANDLED;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
hpet_timer_set_irq(struct hpet_dev * devp)198*4882a593Smuzhiyun static void hpet_timer_set_irq(struct hpet_dev *devp)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun unsigned long v;
201*4882a593Smuzhiyun int irq, gsi;
202*4882a593Smuzhiyun struct hpet_timer __iomem *timer;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun spin_lock_irq(&hpet_lock);
205*4882a593Smuzhiyun if (devp->hd_hdwirq) {
206*4882a593Smuzhiyun spin_unlock_irq(&hpet_lock);
207*4882a593Smuzhiyun return;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun timer = devp->hd_timer;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* we prefer level triggered mode */
213*4882a593Smuzhiyun v = readl(&timer->hpet_config);
214*4882a593Smuzhiyun if (!(v & Tn_INT_TYPE_CNF_MASK)) {
215*4882a593Smuzhiyun v |= Tn_INT_TYPE_CNF_MASK;
216*4882a593Smuzhiyun writel(v, &timer->hpet_config);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun spin_unlock_irq(&hpet_lock);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun v = (readq(&timer->hpet_config) & Tn_INT_ROUTE_CAP_MASK) >>
221*4882a593Smuzhiyun Tn_INT_ROUTE_CAP_SHIFT;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * In PIC mode, skip IRQ0-4, IRQ6-9, IRQ12-15 which is always used by
225*4882a593Smuzhiyun * legacy device. In IO APIC mode, we skip all the legacy IRQS.
226*4882a593Smuzhiyun */
227*4882a593Smuzhiyun if (acpi_irq_model == ACPI_IRQ_MODEL_PIC)
228*4882a593Smuzhiyun v &= ~0xf3df;
229*4882a593Smuzhiyun else
230*4882a593Smuzhiyun v &= ~0xffff;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun for_each_set_bit(irq, &v, HPET_MAX_IRQ) {
233*4882a593Smuzhiyun if (irq >= nr_irqs) {
234*4882a593Smuzhiyun irq = HPET_MAX_IRQ;
235*4882a593Smuzhiyun break;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun gsi = acpi_register_gsi(NULL, irq, ACPI_LEVEL_SENSITIVE,
239*4882a593Smuzhiyun ACPI_ACTIVE_LOW);
240*4882a593Smuzhiyun if (gsi > 0)
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* FIXME: Setup interrupt source table */
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (irq < HPET_MAX_IRQ) {
247*4882a593Smuzhiyun spin_lock_irq(&hpet_lock);
248*4882a593Smuzhiyun v = readl(&timer->hpet_config);
249*4882a593Smuzhiyun v |= irq << Tn_INT_ROUTE_CNF_SHIFT;
250*4882a593Smuzhiyun writel(v, &timer->hpet_config);
251*4882a593Smuzhiyun devp->hd_hdwirq = gsi;
252*4882a593Smuzhiyun spin_unlock_irq(&hpet_lock);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun return;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
hpet_open(struct inode * inode,struct file * file)257*4882a593Smuzhiyun static int hpet_open(struct inode *inode, struct file *file)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct hpet_dev *devp;
260*4882a593Smuzhiyun struct hpets *hpetp;
261*4882a593Smuzhiyun int i;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (file->f_mode & FMODE_WRITE)
264*4882a593Smuzhiyun return -EINVAL;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun mutex_lock(&hpet_mutex);
267*4882a593Smuzhiyun spin_lock_irq(&hpet_lock);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun for (devp = NULL, hpetp = hpets; hpetp && !devp; hpetp = hpetp->hp_next)
270*4882a593Smuzhiyun for (i = 0; i < hpetp->hp_ntimer; i++)
271*4882a593Smuzhiyun if (hpetp->hp_dev[i].hd_flags & HPET_OPEN)
272*4882a593Smuzhiyun continue;
273*4882a593Smuzhiyun else {
274*4882a593Smuzhiyun devp = &hpetp->hp_dev[i];
275*4882a593Smuzhiyun break;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (!devp) {
279*4882a593Smuzhiyun spin_unlock_irq(&hpet_lock);
280*4882a593Smuzhiyun mutex_unlock(&hpet_mutex);
281*4882a593Smuzhiyun return -EBUSY;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun file->private_data = devp;
285*4882a593Smuzhiyun devp->hd_irqdata = 0;
286*4882a593Smuzhiyun devp->hd_flags |= HPET_OPEN;
287*4882a593Smuzhiyun spin_unlock_irq(&hpet_lock);
288*4882a593Smuzhiyun mutex_unlock(&hpet_mutex);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun hpet_timer_set_irq(devp);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun static ssize_t
hpet_read(struct file * file,char __user * buf,size_t count,loff_t * ppos)296*4882a593Smuzhiyun hpet_read(struct file *file, char __user *buf, size_t count, loff_t * ppos)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun DECLARE_WAITQUEUE(wait, current);
299*4882a593Smuzhiyun unsigned long data;
300*4882a593Smuzhiyun ssize_t retval;
301*4882a593Smuzhiyun struct hpet_dev *devp;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun devp = file->private_data;
304*4882a593Smuzhiyun if (!devp->hd_ireqfreq)
305*4882a593Smuzhiyun return -EIO;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (count < sizeof(unsigned long))
308*4882a593Smuzhiyun return -EINVAL;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun add_wait_queue(&devp->hd_waitqueue, &wait);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun for ( ; ; ) {
313*4882a593Smuzhiyun set_current_state(TASK_INTERRUPTIBLE);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun spin_lock_irq(&hpet_lock);
316*4882a593Smuzhiyun data = devp->hd_irqdata;
317*4882a593Smuzhiyun devp->hd_irqdata = 0;
318*4882a593Smuzhiyun spin_unlock_irq(&hpet_lock);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (data)
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun else if (file->f_flags & O_NONBLOCK) {
323*4882a593Smuzhiyun retval = -EAGAIN;
324*4882a593Smuzhiyun goto out;
325*4882a593Smuzhiyun } else if (signal_pending(current)) {
326*4882a593Smuzhiyun retval = -ERESTARTSYS;
327*4882a593Smuzhiyun goto out;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun schedule();
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun retval = put_user(data, (unsigned long __user *)buf);
333*4882a593Smuzhiyun if (!retval)
334*4882a593Smuzhiyun retval = sizeof(unsigned long);
335*4882a593Smuzhiyun out:
336*4882a593Smuzhiyun __set_current_state(TASK_RUNNING);
337*4882a593Smuzhiyun remove_wait_queue(&devp->hd_waitqueue, &wait);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return retval;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
hpet_poll(struct file * file,poll_table * wait)342*4882a593Smuzhiyun static __poll_t hpet_poll(struct file *file, poll_table * wait)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun unsigned long v;
345*4882a593Smuzhiyun struct hpet_dev *devp;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun devp = file->private_data;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (!devp->hd_ireqfreq)
350*4882a593Smuzhiyun return 0;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun poll_wait(file, &devp->hd_waitqueue, wait);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun spin_lock_irq(&hpet_lock);
355*4882a593Smuzhiyun v = devp->hd_irqdata;
356*4882a593Smuzhiyun spin_unlock_irq(&hpet_lock);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if (v != 0)
359*4882a593Smuzhiyun return EPOLLIN | EPOLLRDNORM;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun #ifdef CONFIG_HPET_MMAP
365*4882a593Smuzhiyun #ifdef CONFIG_HPET_MMAP_DEFAULT
366*4882a593Smuzhiyun static int hpet_mmap_enabled = 1;
367*4882a593Smuzhiyun #else
368*4882a593Smuzhiyun static int hpet_mmap_enabled = 0;
369*4882a593Smuzhiyun #endif
370*4882a593Smuzhiyun
hpet_mmap_enable(char * str)371*4882a593Smuzhiyun static __init int hpet_mmap_enable(char *str)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun get_option(&str, &hpet_mmap_enabled);
374*4882a593Smuzhiyun pr_info("HPET mmap %s\n", hpet_mmap_enabled ? "enabled" : "disabled");
375*4882a593Smuzhiyun return 1;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun __setup("hpet_mmap=", hpet_mmap_enable);
378*4882a593Smuzhiyun
hpet_mmap(struct file * file,struct vm_area_struct * vma)379*4882a593Smuzhiyun static int hpet_mmap(struct file *file, struct vm_area_struct *vma)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct hpet_dev *devp;
382*4882a593Smuzhiyun unsigned long addr;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (!hpet_mmap_enabled)
385*4882a593Smuzhiyun return -EACCES;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun devp = file->private_data;
388*4882a593Smuzhiyun addr = devp->hd_hpets->hp_hpet_phys;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (addr & (PAGE_SIZE - 1))
391*4882a593Smuzhiyun return -ENOSYS;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
394*4882a593Smuzhiyun return vm_iomap_memory(vma, addr, PAGE_SIZE);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun #else
hpet_mmap(struct file * file,struct vm_area_struct * vma)397*4882a593Smuzhiyun static int hpet_mmap(struct file *file, struct vm_area_struct *vma)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun return -ENOSYS;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun #endif
402*4882a593Smuzhiyun
hpet_fasync(int fd,struct file * file,int on)403*4882a593Smuzhiyun static int hpet_fasync(int fd, struct file *file, int on)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct hpet_dev *devp;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun devp = file->private_data;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (fasync_helper(fd, file, on, &devp->hd_async_queue) >= 0)
410*4882a593Smuzhiyun return 0;
411*4882a593Smuzhiyun else
412*4882a593Smuzhiyun return -EIO;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
hpet_release(struct inode * inode,struct file * file)415*4882a593Smuzhiyun static int hpet_release(struct inode *inode, struct file *file)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun struct hpet_dev *devp;
418*4882a593Smuzhiyun struct hpet_timer __iomem *timer;
419*4882a593Smuzhiyun int irq = 0;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun devp = file->private_data;
422*4882a593Smuzhiyun timer = devp->hd_timer;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun spin_lock_irq(&hpet_lock);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun writeq((readq(&timer->hpet_config) & ~Tn_INT_ENB_CNF_MASK),
427*4882a593Smuzhiyun &timer->hpet_config);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun irq = devp->hd_irq;
430*4882a593Smuzhiyun devp->hd_irq = 0;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun devp->hd_ireqfreq = 0;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (devp->hd_flags & HPET_PERIODIC
435*4882a593Smuzhiyun && readq(&timer->hpet_config) & Tn_TYPE_CNF_MASK) {
436*4882a593Smuzhiyun unsigned long v;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun v = readq(&timer->hpet_config);
439*4882a593Smuzhiyun v ^= Tn_TYPE_CNF_MASK;
440*4882a593Smuzhiyun writeq(v, &timer->hpet_config);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun devp->hd_flags &= ~(HPET_OPEN | HPET_IE | HPET_PERIODIC);
444*4882a593Smuzhiyun spin_unlock_irq(&hpet_lock);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (irq)
447*4882a593Smuzhiyun free_irq(irq, devp);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun file->private_data = NULL;
450*4882a593Smuzhiyun return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
hpet_ioctl_ieon(struct hpet_dev * devp)453*4882a593Smuzhiyun static int hpet_ioctl_ieon(struct hpet_dev *devp)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun struct hpet_timer __iomem *timer;
456*4882a593Smuzhiyun struct hpet __iomem *hpet;
457*4882a593Smuzhiyun struct hpets *hpetp;
458*4882a593Smuzhiyun int irq;
459*4882a593Smuzhiyun unsigned long g, v, t, m;
460*4882a593Smuzhiyun unsigned long flags, isr;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun timer = devp->hd_timer;
463*4882a593Smuzhiyun hpet = devp->hd_hpet;
464*4882a593Smuzhiyun hpetp = devp->hd_hpets;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (!devp->hd_ireqfreq)
467*4882a593Smuzhiyun return -EIO;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun spin_lock_irq(&hpet_lock);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (devp->hd_flags & HPET_IE) {
472*4882a593Smuzhiyun spin_unlock_irq(&hpet_lock);
473*4882a593Smuzhiyun return -EBUSY;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun devp->hd_flags |= HPET_IE;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (readl(&timer->hpet_config) & Tn_INT_TYPE_CNF_MASK)
479*4882a593Smuzhiyun devp->hd_flags |= HPET_SHARED_IRQ;
480*4882a593Smuzhiyun spin_unlock_irq(&hpet_lock);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun irq = devp->hd_hdwirq;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (irq) {
485*4882a593Smuzhiyun unsigned long irq_flags;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (devp->hd_flags & HPET_SHARED_IRQ) {
488*4882a593Smuzhiyun /*
489*4882a593Smuzhiyun * To prevent the interrupt handler from seeing an
490*4882a593Smuzhiyun * unwanted interrupt status bit, program the timer
491*4882a593Smuzhiyun * so that it will not fire in the near future ...
492*4882a593Smuzhiyun */
493*4882a593Smuzhiyun writel(readl(&timer->hpet_config) & ~Tn_TYPE_CNF_MASK,
494*4882a593Smuzhiyun &timer->hpet_config);
495*4882a593Smuzhiyun write_counter(read_counter(&hpet->hpet_mc),
496*4882a593Smuzhiyun &timer->hpet_compare);
497*4882a593Smuzhiyun /* ... and clear any left-over status. */
498*4882a593Smuzhiyun isr = 1 << (devp - devp->hd_hpets->hp_dev);
499*4882a593Smuzhiyun writel(isr, &hpet->hpet_isr);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun sprintf(devp->hd_name, "hpet%d", (int)(devp - hpetp->hp_dev));
503*4882a593Smuzhiyun irq_flags = devp->hd_flags & HPET_SHARED_IRQ ? IRQF_SHARED : 0;
504*4882a593Smuzhiyun if (request_irq(irq, hpet_interrupt, irq_flags,
505*4882a593Smuzhiyun devp->hd_name, (void *)devp)) {
506*4882a593Smuzhiyun printk(KERN_ERR "hpet: IRQ %d is not free\n", irq);
507*4882a593Smuzhiyun irq = 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun if (irq == 0) {
512*4882a593Smuzhiyun spin_lock_irq(&hpet_lock);
513*4882a593Smuzhiyun devp->hd_flags ^= HPET_IE;
514*4882a593Smuzhiyun spin_unlock_irq(&hpet_lock);
515*4882a593Smuzhiyun return -EIO;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun devp->hd_irq = irq;
519*4882a593Smuzhiyun t = devp->hd_ireqfreq;
520*4882a593Smuzhiyun v = readq(&timer->hpet_config);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* 64-bit comparators are not yet supported through the ioctls,
523*4882a593Smuzhiyun * so force this into 32-bit mode if it supports both modes
524*4882a593Smuzhiyun */
525*4882a593Smuzhiyun g = v | Tn_32MODE_CNF_MASK | Tn_INT_ENB_CNF_MASK;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun if (devp->hd_flags & HPET_PERIODIC) {
528*4882a593Smuzhiyun g |= Tn_TYPE_CNF_MASK;
529*4882a593Smuzhiyun v |= Tn_TYPE_CNF_MASK | Tn_VAL_SET_CNF_MASK;
530*4882a593Smuzhiyun writeq(v, &timer->hpet_config);
531*4882a593Smuzhiyun local_irq_save(flags);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /*
534*4882a593Smuzhiyun * NOTE: First we modify the hidden accumulator
535*4882a593Smuzhiyun * register supported by periodic-capable comparators.
536*4882a593Smuzhiyun * We never want to modify the (single) counter; that
537*4882a593Smuzhiyun * would affect all the comparators. The value written
538*4882a593Smuzhiyun * is the counter value when the first interrupt is due.
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun m = read_counter(&hpet->hpet_mc);
541*4882a593Smuzhiyun write_counter(t + m + hpetp->hp_delta, &timer->hpet_compare);
542*4882a593Smuzhiyun /*
543*4882a593Smuzhiyun * Then we modify the comparator, indicating the period
544*4882a593Smuzhiyun * for subsequent interrupt.
545*4882a593Smuzhiyun */
546*4882a593Smuzhiyun write_counter(t, &timer->hpet_compare);
547*4882a593Smuzhiyun } else {
548*4882a593Smuzhiyun local_irq_save(flags);
549*4882a593Smuzhiyun m = read_counter(&hpet->hpet_mc);
550*4882a593Smuzhiyun write_counter(t + m + hpetp->hp_delta, &timer->hpet_compare);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (devp->hd_flags & HPET_SHARED_IRQ) {
554*4882a593Smuzhiyun isr = 1 << (devp - devp->hd_hpets->hp_dev);
555*4882a593Smuzhiyun writel(isr, &hpet->hpet_isr);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun writeq(g, &timer->hpet_config);
558*4882a593Smuzhiyun local_irq_restore(flags);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* converts Hz to number of timer ticks */
hpet_time_div(struct hpets * hpets,unsigned long dis)564*4882a593Smuzhiyun static inline unsigned long hpet_time_div(struct hpets *hpets,
565*4882a593Smuzhiyun unsigned long dis)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun unsigned long long m;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun m = hpets->hp_tick_freq + (dis >> 1);
570*4882a593Smuzhiyun return div64_ul(m, dis);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun static int
hpet_ioctl_common(struct hpet_dev * devp,unsigned int cmd,unsigned long arg,struct hpet_info * info)574*4882a593Smuzhiyun hpet_ioctl_common(struct hpet_dev *devp, unsigned int cmd, unsigned long arg,
575*4882a593Smuzhiyun struct hpet_info *info)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun struct hpet_timer __iomem *timer;
578*4882a593Smuzhiyun struct hpets *hpetp;
579*4882a593Smuzhiyun int err;
580*4882a593Smuzhiyun unsigned long v;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun switch (cmd) {
583*4882a593Smuzhiyun case HPET_IE_OFF:
584*4882a593Smuzhiyun case HPET_INFO:
585*4882a593Smuzhiyun case HPET_EPI:
586*4882a593Smuzhiyun case HPET_DPI:
587*4882a593Smuzhiyun case HPET_IRQFREQ:
588*4882a593Smuzhiyun timer = devp->hd_timer;
589*4882a593Smuzhiyun hpetp = devp->hd_hpets;
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun case HPET_IE_ON:
592*4882a593Smuzhiyun return hpet_ioctl_ieon(devp);
593*4882a593Smuzhiyun default:
594*4882a593Smuzhiyun return -EINVAL;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun err = 0;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun switch (cmd) {
600*4882a593Smuzhiyun case HPET_IE_OFF:
601*4882a593Smuzhiyun if ((devp->hd_flags & HPET_IE) == 0)
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun v = readq(&timer->hpet_config);
604*4882a593Smuzhiyun v &= ~Tn_INT_ENB_CNF_MASK;
605*4882a593Smuzhiyun writeq(v, &timer->hpet_config);
606*4882a593Smuzhiyun if (devp->hd_irq) {
607*4882a593Smuzhiyun free_irq(devp->hd_irq, devp);
608*4882a593Smuzhiyun devp->hd_irq = 0;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun devp->hd_flags ^= HPET_IE;
611*4882a593Smuzhiyun break;
612*4882a593Smuzhiyun case HPET_INFO:
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun memset(info, 0, sizeof(*info));
615*4882a593Smuzhiyun if (devp->hd_ireqfreq)
616*4882a593Smuzhiyun info->hi_ireqfreq =
617*4882a593Smuzhiyun hpet_time_div(hpetp, devp->hd_ireqfreq);
618*4882a593Smuzhiyun info->hi_flags =
619*4882a593Smuzhiyun readq(&timer->hpet_config) & Tn_PER_INT_CAP_MASK;
620*4882a593Smuzhiyun info->hi_hpet = hpetp->hp_which;
621*4882a593Smuzhiyun info->hi_timer = devp - hpetp->hp_dev;
622*4882a593Smuzhiyun break;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun case HPET_EPI:
625*4882a593Smuzhiyun v = readq(&timer->hpet_config);
626*4882a593Smuzhiyun if ((v & Tn_PER_INT_CAP_MASK) == 0) {
627*4882a593Smuzhiyun err = -ENXIO;
628*4882a593Smuzhiyun break;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun devp->hd_flags |= HPET_PERIODIC;
631*4882a593Smuzhiyun break;
632*4882a593Smuzhiyun case HPET_DPI:
633*4882a593Smuzhiyun v = readq(&timer->hpet_config);
634*4882a593Smuzhiyun if ((v & Tn_PER_INT_CAP_MASK) == 0) {
635*4882a593Smuzhiyun err = -ENXIO;
636*4882a593Smuzhiyun break;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun if (devp->hd_flags & HPET_PERIODIC &&
639*4882a593Smuzhiyun readq(&timer->hpet_config) & Tn_TYPE_CNF_MASK) {
640*4882a593Smuzhiyun v = readq(&timer->hpet_config);
641*4882a593Smuzhiyun v ^= Tn_TYPE_CNF_MASK;
642*4882a593Smuzhiyun writeq(v, &timer->hpet_config);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun devp->hd_flags &= ~HPET_PERIODIC;
645*4882a593Smuzhiyun break;
646*4882a593Smuzhiyun case HPET_IRQFREQ:
647*4882a593Smuzhiyun if ((arg > hpet_max_freq) &&
648*4882a593Smuzhiyun !capable(CAP_SYS_RESOURCE)) {
649*4882a593Smuzhiyun err = -EACCES;
650*4882a593Smuzhiyun break;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if (!arg) {
654*4882a593Smuzhiyun err = -EINVAL;
655*4882a593Smuzhiyun break;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun devp->hd_ireqfreq = hpet_time_div(hpetp, arg);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun return err;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun static long
hpet_ioctl(struct file * file,unsigned int cmd,unsigned long arg)665*4882a593Smuzhiyun hpet_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun struct hpet_info info;
668*4882a593Smuzhiyun int err;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun mutex_lock(&hpet_mutex);
671*4882a593Smuzhiyun err = hpet_ioctl_common(file->private_data, cmd, arg, &info);
672*4882a593Smuzhiyun mutex_unlock(&hpet_mutex);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if ((cmd == HPET_INFO) && !err &&
675*4882a593Smuzhiyun (copy_to_user((void __user *)arg, &info, sizeof(info))))
676*4882a593Smuzhiyun err = -EFAULT;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun return err;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
682*4882a593Smuzhiyun struct compat_hpet_info {
683*4882a593Smuzhiyun compat_ulong_t hi_ireqfreq; /* Hz */
684*4882a593Smuzhiyun compat_ulong_t hi_flags; /* information */
685*4882a593Smuzhiyun unsigned short hi_hpet;
686*4882a593Smuzhiyun unsigned short hi_timer;
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun static long
hpet_compat_ioctl(struct file * file,unsigned int cmd,unsigned long arg)690*4882a593Smuzhiyun hpet_compat_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun struct hpet_info info;
693*4882a593Smuzhiyun int err;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun mutex_lock(&hpet_mutex);
696*4882a593Smuzhiyun err = hpet_ioctl_common(file->private_data, cmd, arg, &info);
697*4882a593Smuzhiyun mutex_unlock(&hpet_mutex);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if ((cmd == HPET_INFO) && !err) {
700*4882a593Smuzhiyun struct compat_hpet_info __user *u = compat_ptr(arg);
701*4882a593Smuzhiyun if (put_user(info.hi_ireqfreq, &u->hi_ireqfreq) ||
702*4882a593Smuzhiyun put_user(info.hi_flags, &u->hi_flags) ||
703*4882a593Smuzhiyun put_user(info.hi_hpet, &u->hi_hpet) ||
704*4882a593Smuzhiyun put_user(info.hi_timer, &u->hi_timer))
705*4882a593Smuzhiyun err = -EFAULT;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun return err;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun #endif
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun static const struct file_operations hpet_fops = {
713*4882a593Smuzhiyun .owner = THIS_MODULE,
714*4882a593Smuzhiyun .llseek = no_llseek,
715*4882a593Smuzhiyun .read = hpet_read,
716*4882a593Smuzhiyun .poll = hpet_poll,
717*4882a593Smuzhiyun .unlocked_ioctl = hpet_ioctl,
718*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
719*4882a593Smuzhiyun .compat_ioctl = hpet_compat_ioctl,
720*4882a593Smuzhiyun #endif
721*4882a593Smuzhiyun .open = hpet_open,
722*4882a593Smuzhiyun .release = hpet_release,
723*4882a593Smuzhiyun .fasync = hpet_fasync,
724*4882a593Smuzhiyun .mmap = hpet_mmap,
725*4882a593Smuzhiyun };
726*4882a593Smuzhiyun
hpet_is_known(struct hpet_data * hdp)727*4882a593Smuzhiyun static int hpet_is_known(struct hpet_data *hdp)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun struct hpets *hpetp;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun for (hpetp = hpets; hpetp; hpetp = hpetp->hp_next)
732*4882a593Smuzhiyun if (hpetp->hp_hpet_phys == hdp->hd_phys_address)
733*4882a593Smuzhiyun return 1;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun return 0;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun static struct ctl_table hpet_table[] = {
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun .procname = "max-user-freq",
741*4882a593Smuzhiyun .data = &hpet_max_freq,
742*4882a593Smuzhiyun .maxlen = sizeof(int),
743*4882a593Smuzhiyun .mode = 0644,
744*4882a593Smuzhiyun .proc_handler = proc_dointvec,
745*4882a593Smuzhiyun },
746*4882a593Smuzhiyun {}
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun static struct ctl_table hpet_root[] = {
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun .procname = "hpet",
752*4882a593Smuzhiyun .maxlen = 0,
753*4882a593Smuzhiyun .mode = 0555,
754*4882a593Smuzhiyun .child = hpet_table,
755*4882a593Smuzhiyun },
756*4882a593Smuzhiyun {}
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun static struct ctl_table dev_root[] = {
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun .procname = "dev",
762*4882a593Smuzhiyun .maxlen = 0,
763*4882a593Smuzhiyun .mode = 0555,
764*4882a593Smuzhiyun .child = hpet_root,
765*4882a593Smuzhiyun },
766*4882a593Smuzhiyun {}
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun static struct ctl_table_header *sysctl_header;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /*
772*4882a593Smuzhiyun * Adjustment for when arming the timer with
773*4882a593Smuzhiyun * initial conditions. That is, main counter
774*4882a593Smuzhiyun * ticks expired before interrupts are enabled.
775*4882a593Smuzhiyun */
776*4882a593Smuzhiyun #define TICK_CALIBRATE (1000UL)
777*4882a593Smuzhiyun
__hpet_calibrate(struct hpets * hpetp)778*4882a593Smuzhiyun static unsigned long __hpet_calibrate(struct hpets *hpetp)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun struct hpet_timer __iomem *timer = NULL;
781*4882a593Smuzhiyun unsigned long t, m, count, i, flags, start;
782*4882a593Smuzhiyun struct hpet_dev *devp;
783*4882a593Smuzhiyun int j;
784*4882a593Smuzhiyun struct hpet __iomem *hpet;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun for (j = 0, devp = hpetp->hp_dev; j < hpetp->hp_ntimer; j++, devp++)
787*4882a593Smuzhiyun if ((devp->hd_flags & HPET_OPEN) == 0) {
788*4882a593Smuzhiyun timer = devp->hd_timer;
789*4882a593Smuzhiyun break;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun if (!timer)
793*4882a593Smuzhiyun return 0;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun hpet = hpetp->hp_hpet;
796*4882a593Smuzhiyun t = read_counter(&timer->hpet_compare);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun i = 0;
799*4882a593Smuzhiyun count = hpet_time_div(hpetp, TICK_CALIBRATE);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun local_irq_save(flags);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun start = read_counter(&hpet->hpet_mc);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun do {
806*4882a593Smuzhiyun m = read_counter(&hpet->hpet_mc);
807*4882a593Smuzhiyun write_counter(t + m + hpetp->hp_delta, &timer->hpet_compare);
808*4882a593Smuzhiyun } while (i++, (m - start) < count);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun local_irq_restore(flags);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun return (m - start) / i;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
hpet_calibrate(struct hpets * hpetp)815*4882a593Smuzhiyun static unsigned long hpet_calibrate(struct hpets *hpetp)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun unsigned long ret = ~0UL;
818*4882a593Smuzhiyun unsigned long tmp;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /*
821*4882a593Smuzhiyun * Try to calibrate until return value becomes stable small value.
822*4882a593Smuzhiyun * If SMI interruption occurs in calibration loop, the return value
823*4882a593Smuzhiyun * will be big. This avoids its impact.
824*4882a593Smuzhiyun */
825*4882a593Smuzhiyun for ( ; ; ) {
826*4882a593Smuzhiyun tmp = __hpet_calibrate(hpetp);
827*4882a593Smuzhiyun if (ret <= tmp)
828*4882a593Smuzhiyun break;
829*4882a593Smuzhiyun ret = tmp;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun return ret;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
hpet_alloc(struct hpet_data * hdp)835*4882a593Smuzhiyun int hpet_alloc(struct hpet_data *hdp)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun u64 cap, mcfg;
838*4882a593Smuzhiyun struct hpet_dev *devp;
839*4882a593Smuzhiyun u32 i, ntimer;
840*4882a593Smuzhiyun struct hpets *hpetp;
841*4882a593Smuzhiyun struct hpet __iomem *hpet;
842*4882a593Smuzhiyun static struct hpets *last;
843*4882a593Smuzhiyun unsigned long period;
844*4882a593Smuzhiyun unsigned long long temp;
845*4882a593Smuzhiyun u32 remainder;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /*
848*4882a593Smuzhiyun * hpet_alloc can be called by platform dependent code.
849*4882a593Smuzhiyun * If platform dependent code has allocated the hpet that
850*4882a593Smuzhiyun * ACPI has also reported, then we catch it here.
851*4882a593Smuzhiyun */
852*4882a593Smuzhiyun if (hpet_is_known(hdp)) {
853*4882a593Smuzhiyun printk(KERN_DEBUG "%s: duplicate HPET ignored\n",
854*4882a593Smuzhiyun __func__);
855*4882a593Smuzhiyun return 0;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun hpetp = kzalloc(struct_size(hpetp, hp_dev, hdp->hd_nirqs),
859*4882a593Smuzhiyun GFP_KERNEL);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun if (!hpetp)
862*4882a593Smuzhiyun return -ENOMEM;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun hpetp->hp_which = hpet_nhpet++;
865*4882a593Smuzhiyun hpetp->hp_hpet = hdp->hd_address;
866*4882a593Smuzhiyun hpetp->hp_hpet_phys = hdp->hd_phys_address;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun hpetp->hp_ntimer = hdp->hd_nirqs;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun for (i = 0; i < hdp->hd_nirqs; i++)
871*4882a593Smuzhiyun hpetp->hp_dev[i].hd_hdwirq = hdp->hd_irq[i];
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun hpet = hpetp->hp_hpet;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun cap = readq(&hpet->hpet_cap);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun ntimer = ((cap & HPET_NUM_TIM_CAP_MASK) >> HPET_NUM_TIM_CAP_SHIFT) + 1;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun if (hpetp->hp_ntimer != ntimer) {
880*4882a593Smuzhiyun printk(KERN_WARNING "hpet: number irqs doesn't agree"
881*4882a593Smuzhiyun " with number of timers\n");
882*4882a593Smuzhiyun kfree(hpetp);
883*4882a593Smuzhiyun return -ENODEV;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun if (last)
887*4882a593Smuzhiyun last->hp_next = hpetp;
888*4882a593Smuzhiyun else
889*4882a593Smuzhiyun hpets = hpetp;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun last = hpetp;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun period = (cap & HPET_COUNTER_CLK_PERIOD_MASK) >>
894*4882a593Smuzhiyun HPET_COUNTER_CLK_PERIOD_SHIFT; /* fs, 10^-15 */
895*4882a593Smuzhiyun temp = 1000000000000000uLL; /* 10^15 femtoseconds per second */
896*4882a593Smuzhiyun temp += period >> 1; /* round */
897*4882a593Smuzhiyun do_div(temp, period);
898*4882a593Smuzhiyun hpetp->hp_tick_freq = temp; /* ticks per second */
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun printk(KERN_INFO "hpet%d: at MMIO 0x%lx, IRQ%s",
901*4882a593Smuzhiyun hpetp->hp_which, hdp->hd_phys_address,
902*4882a593Smuzhiyun hpetp->hp_ntimer > 1 ? "s" : "");
903*4882a593Smuzhiyun for (i = 0; i < hpetp->hp_ntimer; i++)
904*4882a593Smuzhiyun printk(KERN_CONT "%s %d", i > 0 ? "," : "", hdp->hd_irq[i]);
905*4882a593Smuzhiyun printk(KERN_CONT "\n");
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun temp = hpetp->hp_tick_freq;
908*4882a593Smuzhiyun remainder = do_div(temp, 1000000);
909*4882a593Smuzhiyun printk(KERN_INFO
910*4882a593Smuzhiyun "hpet%u: %u comparators, %d-bit %u.%06u MHz counter\n",
911*4882a593Smuzhiyun hpetp->hp_which, hpetp->hp_ntimer,
912*4882a593Smuzhiyun cap & HPET_COUNTER_SIZE_MASK ? 64 : 32,
913*4882a593Smuzhiyun (unsigned) temp, remainder);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun mcfg = readq(&hpet->hpet_config);
916*4882a593Smuzhiyun if ((mcfg & HPET_ENABLE_CNF_MASK) == 0) {
917*4882a593Smuzhiyun write_counter(0L, &hpet->hpet_mc);
918*4882a593Smuzhiyun mcfg |= HPET_ENABLE_CNF_MASK;
919*4882a593Smuzhiyun writeq(mcfg, &hpet->hpet_config);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun for (i = 0, devp = hpetp->hp_dev; i < hpetp->hp_ntimer; i++, devp++) {
923*4882a593Smuzhiyun struct hpet_timer __iomem *timer;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun timer = &hpet->hpet_timers[devp - hpetp->hp_dev];
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun devp->hd_hpets = hpetp;
928*4882a593Smuzhiyun devp->hd_hpet = hpet;
929*4882a593Smuzhiyun devp->hd_timer = timer;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /*
932*4882a593Smuzhiyun * If the timer was reserved by platform code,
933*4882a593Smuzhiyun * then make timer unavailable for opens.
934*4882a593Smuzhiyun */
935*4882a593Smuzhiyun if (hdp->hd_state & (1 << i)) {
936*4882a593Smuzhiyun devp->hd_flags = HPET_OPEN;
937*4882a593Smuzhiyun continue;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun init_waitqueue_head(&devp->hd_waitqueue);
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun hpetp->hp_delta = hpet_calibrate(hpetp);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun /* This clocksource driver currently only works on ia64 */
946*4882a593Smuzhiyun #ifdef CONFIG_IA64
947*4882a593Smuzhiyun if (!hpet_clocksource) {
948*4882a593Smuzhiyun hpet_mctr = (void __iomem *)&hpetp->hp_hpet->hpet_mc;
949*4882a593Smuzhiyun clocksource_hpet.archdata.fsys_mmio = hpet_mctr;
950*4882a593Smuzhiyun clocksource_register_hz(&clocksource_hpet, hpetp->hp_tick_freq);
951*4882a593Smuzhiyun hpetp->hp_clocksource = &clocksource_hpet;
952*4882a593Smuzhiyun hpet_clocksource = &clocksource_hpet;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun #endif
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun return 0;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
hpet_resources(struct acpi_resource * res,void * data)959*4882a593Smuzhiyun static acpi_status hpet_resources(struct acpi_resource *res, void *data)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun struct hpet_data *hdp;
962*4882a593Smuzhiyun acpi_status status;
963*4882a593Smuzhiyun struct acpi_resource_address64 addr;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun hdp = data;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun status = acpi_resource_to_address64(res, &addr);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun if (ACPI_SUCCESS(status)) {
970*4882a593Smuzhiyun hdp->hd_phys_address = addr.address.minimum;
971*4882a593Smuzhiyun hdp->hd_address = ioremap(addr.address.minimum, addr.address.address_length);
972*4882a593Smuzhiyun if (!hdp->hd_address)
973*4882a593Smuzhiyun return AE_ERROR;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (hpet_is_known(hdp)) {
976*4882a593Smuzhiyun iounmap(hdp->hd_address);
977*4882a593Smuzhiyun return AE_ALREADY_EXISTS;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun } else if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
980*4882a593Smuzhiyun struct acpi_resource_fixed_memory32 *fixmem32;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun fixmem32 = &res->data.fixed_memory32;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun hdp->hd_phys_address = fixmem32->address;
985*4882a593Smuzhiyun hdp->hd_address = ioremap(fixmem32->address,
986*4882a593Smuzhiyun HPET_RANGE_SIZE);
987*4882a593Smuzhiyun if (!hdp->hd_address)
988*4882a593Smuzhiyun return AE_ERROR;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (hpet_is_known(hdp)) {
991*4882a593Smuzhiyun iounmap(hdp->hd_address);
992*4882a593Smuzhiyun return AE_ALREADY_EXISTS;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun } else if (res->type == ACPI_RESOURCE_TYPE_EXTENDED_IRQ) {
995*4882a593Smuzhiyun struct acpi_resource_extended_irq *irqp;
996*4882a593Smuzhiyun int i, irq;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun irqp = &res->data.extended_irq;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun for (i = 0; i < irqp->interrupt_count; i++) {
1001*4882a593Smuzhiyun if (hdp->hd_nirqs >= HPET_MAX_TIMERS)
1002*4882a593Smuzhiyun break;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun irq = acpi_register_gsi(NULL, irqp->interrupts[i],
1005*4882a593Smuzhiyun irqp->triggering, irqp->polarity);
1006*4882a593Smuzhiyun if (irq < 0)
1007*4882a593Smuzhiyun return AE_ERROR;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun hdp->hd_irq[hdp->hd_nirqs] = irq;
1010*4882a593Smuzhiyun hdp->hd_nirqs++;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun return AE_OK;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
hpet_acpi_add(struct acpi_device * device)1017*4882a593Smuzhiyun static int hpet_acpi_add(struct acpi_device *device)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun acpi_status result;
1020*4882a593Smuzhiyun struct hpet_data data;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun memset(&data, 0, sizeof(data));
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun result =
1025*4882a593Smuzhiyun acpi_walk_resources(device->handle, METHOD_NAME__CRS,
1026*4882a593Smuzhiyun hpet_resources, &data);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (ACPI_FAILURE(result))
1029*4882a593Smuzhiyun return -ENODEV;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun if (!data.hd_address || !data.hd_nirqs) {
1032*4882a593Smuzhiyun if (data.hd_address)
1033*4882a593Smuzhiyun iounmap(data.hd_address);
1034*4882a593Smuzhiyun printk("%s: no address or irqs in _CRS\n", __func__);
1035*4882a593Smuzhiyun return -ENODEV;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun return hpet_alloc(&data);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun static const struct acpi_device_id hpet_device_ids[] = {
1042*4882a593Smuzhiyun {"PNP0103", 0},
1043*4882a593Smuzhiyun {"", 0},
1044*4882a593Smuzhiyun };
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun static struct acpi_driver hpet_acpi_driver = {
1047*4882a593Smuzhiyun .name = "hpet",
1048*4882a593Smuzhiyun .ids = hpet_device_ids,
1049*4882a593Smuzhiyun .ops = {
1050*4882a593Smuzhiyun .add = hpet_acpi_add,
1051*4882a593Smuzhiyun },
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun static struct miscdevice hpet_misc = { HPET_MINOR, "hpet", &hpet_fops };
1055*4882a593Smuzhiyun
hpet_init(void)1056*4882a593Smuzhiyun static int __init hpet_init(void)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun int result;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun result = misc_register(&hpet_misc);
1061*4882a593Smuzhiyun if (result < 0)
1062*4882a593Smuzhiyun return -ENODEV;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun sysctl_header = register_sysctl_table(dev_root);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun result = acpi_bus_register_driver(&hpet_acpi_driver);
1067*4882a593Smuzhiyun if (result < 0) {
1068*4882a593Smuzhiyun if (sysctl_header)
1069*4882a593Smuzhiyun unregister_sysctl_table(sysctl_header);
1070*4882a593Smuzhiyun misc_deregister(&hpet_misc);
1071*4882a593Smuzhiyun return result;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun return 0;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun device_initcall(hpet_init);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun /*
1079*4882a593Smuzhiyun MODULE_AUTHOR("Bob Picco <Robert.Picco@hp.com>");
1080*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1081*4882a593Smuzhiyun */
1082