xref: /OK3568_Linux_fs/kernel/drivers/char/agp/uninorth-agp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * UniNorth AGPGART routines.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/pci.h>
7*4882a593Smuzhiyun #include <linux/slab.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/pagemap.h>
10*4882a593Smuzhiyun #include <linux/agp_backend.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/vmalloc.h>
13*4882a593Smuzhiyun #include <asm/uninorth.h>
14*4882a593Smuzhiyun #include <asm/prom.h>
15*4882a593Smuzhiyun #include <asm/pmac_feature.h>
16*4882a593Smuzhiyun #include "agp.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * NOTES for uninorth3 (G5 AGP) supports :
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * There maybe also possibility to have bigger cache line size for
22*4882a593Smuzhiyun  * agp (see pmac_pci.c and look for cache line). Need to be investigated
23*4882a593Smuzhiyun  * by someone.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * PAGE size are hardcoded but this may change, see asm/page.h.
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * Jerome Glisse <j.glisse@gmail.com>
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun static int uninorth_rev;
30*4882a593Smuzhiyun static int is_u3;
31*4882a593Smuzhiyun static u32 scratch_value;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define DEFAULT_APERTURE_SIZE 256
34*4882a593Smuzhiyun #define DEFAULT_APERTURE_STRING "256"
35*4882a593Smuzhiyun static char *aperture = NULL;
36*4882a593Smuzhiyun 
uninorth_fetch_size(void)37*4882a593Smuzhiyun static int uninorth_fetch_size(void)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	int i, size = 0;
40*4882a593Smuzhiyun 	struct aper_size_info_32 *values =
41*4882a593Smuzhiyun 	    A_SIZE_32(agp_bridge->driver->aperture_sizes);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	if (aperture) {
44*4882a593Smuzhiyun 		char *save = aperture;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 		size = memparse(aperture, &aperture) >> 20;
47*4882a593Smuzhiyun 		aperture = save;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 		for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++)
50*4882a593Smuzhiyun 			if (size == values[i].size)
51*4882a593Smuzhiyun 				break;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 		if (i == agp_bridge->driver->num_aperture_sizes) {
54*4882a593Smuzhiyun 			dev_err(&agp_bridge->dev->dev, "invalid aperture size, "
55*4882a593Smuzhiyun 				"using default\n");
56*4882a593Smuzhiyun 			size = 0;
57*4882a593Smuzhiyun 			aperture = NULL;
58*4882a593Smuzhiyun 		}
59*4882a593Smuzhiyun 	}
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	if (!size) {
62*4882a593Smuzhiyun 		for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++)
63*4882a593Smuzhiyun 			if (values[i].size == DEFAULT_APERTURE_SIZE)
64*4882a593Smuzhiyun 				break;
65*4882a593Smuzhiyun 	}
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	agp_bridge->previous_size =
68*4882a593Smuzhiyun 	    agp_bridge->current_size = (void *)(values + i);
69*4882a593Smuzhiyun 	agp_bridge->aperture_size_idx = i;
70*4882a593Smuzhiyun 	return values[i].size;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
uninorth_tlbflush(struct agp_memory * mem)73*4882a593Smuzhiyun static void uninorth_tlbflush(struct agp_memory *mem)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	u32 ctrl = UNI_N_CFG_GART_ENABLE;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	if (is_u3)
78*4882a593Smuzhiyun 		ctrl |= U3_N_CFG_GART_PERFRD;
79*4882a593Smuzhiyun 	pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL,
80*4882a593Smuzhiyun 			       ctrl | UNI_N_CFG_GART_INVAL);
81*4882a593Smuzhiyun 	pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL, ctrl);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (!mem && uninorth_rev <= 0x30) {
84*4882a593Smuzhiyun 		pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL,
85*4882a593Smuzhiyun 				       ctrl | UNI_N_CFG_GART_2xRESET);
86*4882a593Smuzhiyun 		pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL,
87*4882a593Smuzhiyun 				       ctrl);
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
uninorth_cleanup(void)91*4882a593Smuzhiyun static void uninorth_cleanup(void)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	u32 tmp;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	pci_read_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL, &tmp);
96*4882a593Smuzhiyun 	if (!(tmp & UNI_N_CFG_GART_ENABLE))
97*4882a593Smuzhiyun 		return;
98*4882a593Smuzhiyun 	tmp |= UNI_N_CFG_GART_INVAL;
99*4882a593Smuzhiyun 	pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL, tmp);
100*4882a593Smuzhiyun 	pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL, 0);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (uninorth_rev <= 0x30) {
103*4882a593Smuzhiyun 		pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL,
104*4882a593Smuzhiyun 				       UNI_N_CFG_GART_2xRESET);
105*4882a593Smuzhiyun 		pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL,
106*4882a593Smuzhiyun 				       0);
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
uninorth_configure(void)110*4882a593Smuzhiyun static int uninorth_configure(void)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct aper_size_info_32 *current_size;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	current_size = A_SIZE_32(agp_bridge->current_size);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	dev_info(&agp_bridge->dev->dev, "configuring for size idx: %d\n",
117*4882a593Smuzhiyun 		 current_size->size_value);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* aperture size and gatt addr */
120*4882a593Smuzhiyun 	pci_write_config_dword(agp_bridge->dev,
121*4882a593Smuzhiyun 		UNI_N_CFG_GART_BASE,
122*4882a593Smuzhiyun 		(agp_bridge->gatt_bus_addr & 0xfffff000)
123*4882a593Smuzhiyun 			| current_size->size_value);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* HACK ALERT
126*4882a593Smuzhiyun 	 * UniNorth seem to be buggy enough not to handle properly when
127*4882a593Smuzhiyun 	 * the AGP aperture isn't mapped at bus physical address 0
128*4882a593Smuzhiyun 	 */
129*4882a593Smuzhiyun 	agp_bridge->gart_bus_addr = 0;
130*4882a593Smuzhiyun #ifdef CONFIG_PPC64
131*4882a593Smuzhiyun 	/* Assume U3 or later on PPC64 systems */
132*4882a593Smuzhiyun 	/* high 4 bits of GART physical address go in UNI_N_CFG_AGP_BASE */
133*4882a593Smuzhiyun 	pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_AGP_BASE,
134*4882a593Smuzhiyun 			       (agp_bridge->gatt_bus_addr >> 32) & 0xf);
135*4882a593Smuzhiyun #else
136*4882a593Smuzhiyun 	pci_write_config_dword(agp_bridge->dev,
137*4882a593Smuzhiyun 		UNI_N_CFG_AGP_BASE, agp_bridge->gart_bus_addr);
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	if (is_u3) {
141*4882a593Smuzhiyun 		pci_write_config_dword(agp_bridge->dev,
142*4882a593Smuzhiyun 				       UNI_N_CFG_GART_DUMMY_PAGE,
143*4882a593Smuzhiyun 				       page_to_phys(agp_bridge->scratch_page_page) >> 12);
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
uninorth_insert_memory(struct agp_memory * mem,off_t pg_start,int type)149*4882a593Smuzhiyun static int uninorth_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	int i, num_entries;
152*4882a593Smuzhiyun 	void *temp;
153*4882a593Smuzhiyun 	u32 *gp;
154*4882a593Smuzhiyun 	int mask_type;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	if (type != mem->type)
157*4882a593Smuzhiyun 		return -EINVAL;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
160*4882a593Smuzhiyun 	if (mask_type != 0) {
161*4882a593Smuzhiyun 		/* We know nothing of memory types */
162*4882a593Smuzhiyun 		return -EINVAL;
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (mem->page_count == 0)
166*4882a593Smuzhiyun 		return 0;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	temp = agp_bridge->current_size;
169*4882a593Smuzhiyun 	num_entries = A_SIZE_32(temp)->num_entries;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	if ((pg_start + mem->page_count) > num_entries)
172*4882a593Smuzhiyun 		return -EINVAL;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	gp = (u32 *) &agp_bridge->gatt_table[pg_start];
175*4882a593Smuzhiyun 	for (i = 0; i < mem->page_count; ++i) {
176*4882a593Smuzhiyun 		if (gp[i] != scratch_value) {
177*4882a593Smuzhiyun 			dev_info(&agp_bridge->dev->dev,
178*4882a593Smuzhiyun 				 "uninorth_insert_memory: entry 0x%x occupied (%x)\n",
179*4882a593Smuzhiyun 				 i, gp[i]);
180*4882a593Smuzhiyun 			return -EBUSY;
181*4882a593Smuzhiyun 		}
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	for (i = 0; i < mem->page_count; i++) {
185*4882a593Smuzhiyun 		if (is_u3)
186*4882a593Smuzhiyun 			gp[i] = (page_to_phys(mem->pages[i]) >> PAGE_SHIFT) | 0x80000000UL;
187*4882a593Smuzhiyun 		else
188*4882a593Smuzhiyun 			gp[i] =	cpu_to_le32((page_to_phys(mem->pages[i]) & 0xFFFFF000UL) |
189*4882a593Smuzhiyun 					    0x1UL);
190*4882a593Smuzhiyun 		flush_dcache_range((unsigned long)__va(page_to_phys(mem->pages[i])),
191*4882a593Smuzhiyun 				   (unsigned long)__va(page_to_phys(mem->pages[i]))+0x1000);
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 	mb();
194*4882a593Smuzhiyun 	uninorth_tlbflush(mem);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
uninorth_remove_memory(struct agp_memory * mem,off_t pg_start,int type)199*4882a593Smuzhiyun static int uninorth_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	size_t i;
202*4882a593Smuzhiyun 	u32 *gp;
203*4882a593Smuzhiyun 	int mask_type;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (type != mem->type)
206*4882a593Smuzhiyun 		return -EINVAL;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
209*4882a593Smuzhiyun 	if (mask_type != 0) {
210*4882a593Smuzhiyun 		/* We know nothing of memory types */
211*4882a593Smuzhiyun 		return -EINVAL;
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if (mem->page_count == 0)
215*4882a593Smuzhiyun 		return 0;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	gp = (u32 *) &agp_bridge->gatt_table[pg_start];
218*4882a593Smuzhiyun 	for (i = 0; i < mem->page_count; ++i) {
219*4882a593Smuzhiyun 		gp[i] = scratch_value;
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 	mb();
222*4882a593Smuzhiyun 	uninorth_tlbflush(mem);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
uninorth_agp_enable(struct agp_bridge_data * bridge,u32 mode)227*4882a593Smuzhiyun static void uninorth_agp_enable(struct agp_bridge_data *bridge, u32 mode)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	u32 command, scratch, status;
230*4882a593Smuzhiyun 	int timeout;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	pci_read_config_dword(bridge->dev,
233*4882a593Smuzhiyun 			      bridge->capndx + PCI_AGP_STATUS,
234*4882a593Smuzhiyun 			      &status);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	command = agp_collect_device_status(bridge, mode, status);
237*4882a593Smuzhiyun 	command |= PCI_AGP_COMMAND_AGP;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (uninorth_rev == 0x21) {
240*4882a593Smuzhiyun 		/*
241*4882a593Smuzhiyun 		 * Darwin disable AGP 4x on this revision, thus we
242*4882a593Smuzhiyun 		 * may assume it's broken. This is an AGP2 controller.
243*4882a593Smuzhiyun 		 */
244*4882a593Smuzhiyun 		command &= ~AGPSTAT2_4X;
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if ((uninorth_rev >= 0x30) && (uninorth_rev <= 0x33)) {
248*4882a593Smuzhiyun 		/*
249*4882a593Smuzhiyun 		 * We need to set REQ_DEPTH to 7 for U3 versions 1.0, 2.1,
250*4882a593Smuzhiyun 		 * 2.2 and 2.3, Darwin do so.
251*4882a593Smuzhiyun 		 */
252*4882a593Smuzhiyun 		if ((command >> AGPSTAT_RQ_DEPTH_SHIFT) > 7)
253*4882a593Smuzhiyun 			command = (command & ~AGPSTAT_RQ_DEPTH)
254*4882a593Smuzhiyun 				| (7 << AGPSTAT_RQ_DEPTH_SHIFT);
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	uninorth_tlbflush(NULL);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	timeout = 0;
260*4882a593Smuzhiyun 	do {
261*4882a593Smuzhiyun 		pci_write_config_dword(bridge->dev,
262*4882a593Smuzhiyun 				       bridge->capndx + PCI_AGP_COMMAND,
263*4882a593Smuzhiyun 				       command);
264*4882a593Smuzhiyun 		pci_read_config_dword(bridge->dev,
265*4882a593Smuzhiyun 				      bridge->capndx + PCI_AGP_COMMAND,
266*4882a593Smuzhiyun 				       &scratch);
267*4882a593Smuzhiyun 	} while ((scratch & PCI_AGP_COMMAND_AGP) == 0 && ++timeout < 1000);
268*4882a593Smuzhiyun 	if ((scratch & PCI_AGP_COMMAND_AGP) == 0)
269*4882a593Smuzhiyun 		dev_err(&bridge->dev->dev, "can't write UniNorth AGP "
270*4882a593Smuzhiyun 			"command register\n");
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (uninorth_rev >= 0x30) {
273*4882a593Smuzhiyun 		/* This is an AGP V3 */
274*4882a593Smuzhiyun 		agp_device_command(command, (status & AGPSTAT_MODE_3_0) != 0);
275*4882a593Smuzhiyun 	} else {
276*4882a593Smuzhiyun 		/* AGP V2 */
277*4882a593Smuzhiyun 		agp_device_command(command, false);
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	uninorth_tlbflush(NULL);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun #ifdef CONFIG_PM
284*4882a593Smuzhiyun /*
285*4882a593Smuzhiyun  * These Power Management routines are _not_ called by the normal PCI PM layer,
286*4882a593Smuzhiyun  * but directly by the video driver through function pointers in the device
287*4882a593Smuzhiyun  * tree.
288*4882a593Smuzhiyun  */
agp_uninorth_suspend(struct pci_dev * pdev)289*4882a593Smuzhiyun static int agp_uninorth_suspend(struct pci_dev *pdev)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	struct agp_bridge_data *bridge;
292*4882a593Smuzhiyun 	u32 cmd;
293*4882a593Smuzhiyun 	u8 agp;
294*4882a593Smuzhiyun 	struct pci_dev *device = NULL;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	bridge = agp_find_bridge(pdev);
297*4882a593Smuzhiyun 	if (bridge == NULL)
298*4882a593Smuzhiyun 		return -ENODEV;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* Only one suspend supported */
301*4882a593Smuzhiyun 	if (bridge->dev_private_data)
302*4882a593Smuzhiyun 		return 0;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* turn off AGP on the video chip, if it was enabled */
305*4882a593Smuzhiyun 	for_each_pci_dev(device) {
306*4882a593Smuzhiyun 		/* Don't touch the bridge yet, device first */
307*4882a593Smuzhiyun 		if (device == pdev)
308*4882a593Smuzhiyun 			continue;
309*4882a593Smuzhiyun 		/* Only deal with devices on the same bus here, no Mac has a P2P
310*4882a593Smuzhiyun 		 * bridge on the AGP port, and mucking around the entire PCI
311*4882a593Smuzhiyun 		 * tree is source of problems on some machines because of a bug
312*4882a593Smuzhiyun 		 * in some versions of pci_find_capability() when hitting a dead
313*4882a593Smuzhiyun 		 * device
314*4882a593Smuzhiyun 		 */
315*4882a593Smuzhiyun 		if (device->bus != pdev->bus)
316*4882a593Smuzhiyun 			continue;
317*4882a593Smuzhiyun 		agp = pci_find_capability(device, PCI_CAP_ID_AGP);
318*4882a593Smuzhiyun 		if (!agp)
319*4882a593Smuzhiyun 			continue;
320*4882a593Smuzhiyun 		pci_read_config_dword(device, agp + PCI_AGP_COMMAND, &cmd);
321*4882a593Smuzhiyun 		if (!(cmd & PCI_AGP_COMMAND_AGP))
322*4882a593Smuzhiyun 			continue;
323*4882a593Smuzhiyun 		dev_info(&pdev->dev, "disabling AGP on device %s\n",
324*4882a593Smuzhiyun 			 pci_name(device));
325*4882a593Smuzhiyun 		cmd &= ~PCI_AGP_COMMAND_AGP;
326*4882a593Smuzhiyun 		pci_write_config_dword(device, agp + PCI_AGP_COMMAND, cmd);
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	/* turn off AGP on the bridge */
330*4882a593Smuzhiyun 	agp = pci_find_capability(pdev, PCI_CAP_ID_AGP);
331*4882a593Smuzhiyun 	pci_read_config_dword(pdev, agp + PCI_AGP_COMMAND, &cmd);
332*4882a593Smuzhiyun 	bridge->dev_private_data = (void *)(long)cmd;
333*4882a593Smuzhiyun 	if (cmd & PCI_AGP_COMMAND_AGP) {
334*4882a593Smuzhiyun 		dev_info(&pdev->dev, "disabling AGP on bridge\n");
335*4882a593Smuzhiyun 		cmd &= ~PCI_AGP_COMMAND_AGP;
336*4882a593Smuzhiyun 		pci_write_config_dword(pdev, agp + PCI_AGP_COMMAND, cmd);
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 	/* turn off the GART */
339*4882a593Smuzhiyun 	uninorth_cleanup();
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
agp_uninorth_resume(struct pci_dev * pdev)344*4882a593Smuzhiyun static int agp_uninorth_resume(struct pci_dev *pdev)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct agp_bridge_data *bridge;
347*4882a593Smuzhiyun 	u32 command;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	bridge = agp_find_bridge(pdev);
350*4882a593Smuzhiyun 	if (bridge == NULL)
351*4882a593Smuzhiyun 		return -ENODEV;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	command = (long)bridge->dev_private_data;
354*4882a593Smuzhiyun 	bridge->dev_private_data = NULL;
355*4882a593Smuzhiyun 	if (!(command & PCI_AGP_COMMAND_AGP))
356*4882a593Smuzhiyun 		return 0;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	uninorth_agp_enable(bridge, command);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun #endif /* CONFIG_PM */
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static struct {
365*4882a593Smuzhiyun 	struct page **pages_arr;
366*4882a593Smuzhiyun } uninorth_priv;
367*4882a593Smuzhiyun 
uninorth_create_gatt_table(struct agp_bridge_data * bridge)368*4882a593Smuzhiyun static int uninorth_create_gatt_table(struct agp_bridge_data *bridge)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	char *table;
371*4882a593Smuzhiyun 	char *table_end;
372*4882a593Smuzhiyun 	int size;
373*4882a593Smuzhiyun 	int page_order;
374*4882a593Smuzhiyun 	int num_entries;
375*4882a593Smuzhiyun 	int i;
376*4882a593Smuzhiyun 	void *temp;
377*4882a593Smuzhiyun 	struct page *page;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* We can't handle 2 level gatt's */
380*4882a593Smuzhiyun 	if (bridge->driver->size_type == LVL2_APER_SIZE)
381*4882a593Smuzhiyun 		return -EINVAL;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	table = NULL;
384*4882a593Smuzhiyun 	i = bridge->aperture_size_idx;
385*4882a593Smuzhiyun 	temp = bridge->current_size;
386*4882a593Smuzhiyun 	size = page_order = num_entries = 0;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	do {
389*4882a593Smuzhiyun 		size = A_SIZE_32(temp)->size;
390*4882a593Smuzhiyun 		page_order = A_SIZE_32(temp)->page_order;
391*4882a593Smuzhiyun 		num_entries = A_SIZE_32(temp)->num_entries;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 		table = (char *) __get_free_pages(GFP_KERNEL, page_order);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 		if (table == NULL) {
396*4882a593Smuzhiyun 			i++;
397*4882a593Smuzhiyun 			bridge->current_size = A_IDX32(bridge);
398*4882a593Smuzhiyun 		} else {
399*4882a593Smuzhiyun 			bridge->aperture_size_idx = i;
400*4882a593Smuzhiyun 		}
401*4882a593Smuzhiyun 	} while (!table && (i < bridge->driver->num_aperture_sizes));
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	if (table == NULL)
404*4882a593Smuzhiyun 		return -ENOMEM;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	uninorth_priv.pages_arr = kmalloc_array(1 << page_order,
407*4882a593Smuzhiyun 						sizeof(struct page *),
408*4882a593Smuzhiyun 						GFP_KERNEL);
409*4882a593Smuzhiyun 	if (uninorth_priv.pages_arr == NULL)
410*4882a593Smuzhiyun 		goto enomem;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	table_end = table + ((PAGE_SIZE * (1 << page_order)) - 1);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	for (page = virt_to_page(table), i = 0; page <= virt_to_page(table_end);
415*4882a593Smuzhiyun 	     page++, i++) {
416*4882a593Smuzhiyun 		SetPageReserved(page);
417*4882a593Smuzhiyun 		uninorth_priv.pages_arr[i] = page;
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	bridge->gatt_table_real = (u32 *) table;
421*4882a593Smuzhiyun 	/* Need to clear out any dirty data still sitting in caches */
422*4882a593Smuzhiyun 	flush_dcache_range((unsigned long)table,
423*4882a593Smuzhiyun 			   (unsigned long)table_end + 1);
424*4882a593Smuzhiyun 	bridge->gatt_table = vmap(uninorth_priv.pages_arr, (1 << page_order), 0, PAGE_KERNEL_NCG);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	if (bridge->gatt_table == NULL)
427*4882a593Smuzhiyun 		goto enomem;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	bridge->gatt_bus_addr = virt_to_phys(table);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (is_u3)
432*4882a593Smuzhiyun 		scratch_value = (page_to_phys(agp_bridge->scratch_page_page) >> PAGE_SHIFT) | 0x80000000UL;
433*4882a593Smuzhiyun 	else
434*4882a593Smuzhiyun 		scratch_value =	cpu_to_le32((page_to_phys(agp_bridge->scratch_page_page) & 0xFFFFF000UL) |
435*4882a593Smuzhiyun 				0x1UL);
436*4882a593Smuzhiyun 	for (i = 0; i < num_entries; i++)
437*4882a593Smuzhiyun 		bridge->gatt_table[i] = scratch_value;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	return 0;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun enomem:
442*4882a593Smuzhiyun 	kfree(uninorth_priv.pages_arr);
443*4882a593Smuzhiyun 	if (table)
444*4882a593Smuzhiyun 		free_pages((unsigned long)table, page_order);
445*4882a593Smuzhiyun 	return -ENOMEM;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
uninorth_free_gatt_table(struct agp_bridge_data * bridge)448*4882a593Smuzhiyun static int uninorth_free_gatt_table(struct agp_bridge_data *bridge)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	int page_order;
451*4882a593Smuzhiyun 	char *table, *table_end;
452*4882a593Smuzhiyun 	void *temp;
453*4882a593Smuzhiyun 	struct page *page;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	temp = bridge->current_size;
456*4882a593Smuzhiyun 	page_order = A_SIZE_32(temp)->page_order;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/* Do not worry about freeing memory, because if this is
459*4882a593Smuzhiyun 	 * called, then all agp memory is deallocated and removed
460*4882a593Smuzhiyun 	 * from the table.
461*4882a593Smuzhiyun 	 */
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	vunmap(bridge->gatt_table);
464*4882a593Smuzhiyun 	kfree(uninorth_priv.pages_arr);
465*4882a593Smuzhiyun 	table = (char *) bridge->gatt_table_real;
466*4882a593Smuzhiyun 	table_end = table + ((PAGE_SIZE * (1 << page_order)) - 1);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	for (page = virt_to_page(table); page <= virt_to_page(table_end); page++)
469*4882a593Smuzhiyun 		ClearPageReserved(page);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	free_pages((unsigned long) bridge->gatt_table_real, page_order);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
null_cache_flush(void)476*4882a593Smuzhiyun static void null_cache_flush(void)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	mb();
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /* Setup function */
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun static const struct aper_size_info_32 uninorth_sizes[] =
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	{256, 65536, 6, 64},
486*4882a593Smuzhiyun 	{128, 32768, 5, 32},
487*4882a593Smuzhiyun 	{64, 16384, 4, 16},
488*4882a593Smuzhiyun 	{32, 8192, 3, 8},
489*4882a593Smuzhiyun 	{16, 4096, 2, 4},
490*4882a593Smuzhiyun 	{8, 2048, 1, 2},
491*4882a593Smuzhiyun 	{4, 1024, 0, 1}
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun /*
495*4882a593Smuzhiyun  * Not sure that u3 supports that high aperture sizes but it
496*4882a593Smuzhiyun  * would strange if it did not :)
497*4882a593Smuzhiyun  */
498*4882a593Smuzhiyun static const struct aper_size_info_32 u3_sizes[] =
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	{512, 131072, 7, 128},
501*4882a593Smuzhiyun 	{256, 65536, 6, 64},
502*4882a593Smuzhiyun 	{128, 32768, 5, 32},
503*4882a593Smuzhiyun 	{64, 16384, 4, 16},
504*4882a593Smuzhiyun 	{32, 8192, 3, 8},
505*4882a593Smuzhiyun 	{16, 4096, 2, 4},
506*4882a593Smuzhiyun 	{8, 2048, 1, 2},
507*4882a593Smuzhiyun 	{4, 1024, 0, 1}
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun const struct agp_bridge_driver uninorth_agp_driver = {
511*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
512*4882a593Smuzhiyun 	.aperture_sizes		= (void *)uninorth_sizes,
513*4882a593Smuzhiyun 	.size_type		= U32_APER_SIZE,
514*4882a593Smuzhiyun 	.num_aperture_sizes	= ARRAY_SIZE(uninorth_sizes),
515*4882a593Smuzhiyun 	.configure		= uninorth_configure,
516*4882a593Smuzhiyun 	.fetch_size		= uninorth_fetch_size,
517*4882a593Smuzhiyun 	.cleanup		= uninorth_cleanup,
518*4882a593Smuzhiyun 	.tlb_flush		= uninorth_tlbflush,
519*4882a593Smuzhiyun 	.mask_memory		= agp_generic_mask_memory,
520*4882a593Smuzhiyun 	.masks			= NULL,
521*4882a593Smuzhiyun 	.cache_flush		= null_cache_flush,
522*4882a593Smuzhiyun 	.agp_enable		= uninorth_agp_enable,
523*4882a593Smuzhiyun 	.create_gatt_table	= uninorth_create_gatt_table,
524*4882a593Smuzhiyun 	.free_gatt_table	= uninorth_free_gatt_table,
525*4882a593Smuzhiyun 	.insert_memory		= uninorth_insert_memory,
526*4882a593Smuzhiyun 	.remove_memory		= uninorth_remove_memory,
527*4882a593Smuzhiyun 	.alloc_by_type		= agp_generic_alloc_by_type,
528*4882a593Smuzhiyun 	.free_by_type		= agp_generic_free_by_type,
529*4882a593Smuzhiyun 	.agp_alloc_page		= agp_generic_alloc_page,
530*4882a593Smuzhiyun 	.agp_alloc_pages	= agp_generic_alloc_pages,
531*4882a593Smuzhiyun 	.agp_destroy_page	= agp_generic_destroy_page,
532*4882a593Smuzhiyun 	.agp_destroy_pages	= agp_generic_destroy_pages,
533*4882a593Smuzhiyun 	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
534*4882a593Smuzhiyun 	.cant_use_aperture	= true,
535*4882a593Smuzhiyun 	.needs_scratch_page	= true,
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun const struct agp_bridge_driver u3_agp_driver = {
539*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
540*4882a593Smuzhiyun 	.aperture_sizes		= (void *)u3_sizes,
541*4882a593Smuzhiyun 	.size_type		= U32_APER_SIZE,
542*4882a593Smuzhiyun 	.num_aperture_sizes	= ARRAY_SIZE(u3_sizes),
543*4882a593Smuzhiyun 	.configure		= uninorth_configure,
544*4882a593Smuzhiyun 	.fetch_size		= uninorth_fetch_size,
545*4882a593Smuzhiyun 	.cleanup		= uninorth_cleanup,
546*4882a593Smuzhiyun 	.tlb_flush		= uninorth_tlbflush,
547*4882a593Smuzhiyun 	.mask_memory		= agp_generic_mask_memory,
548*4882a593Smuzhiyun 	.masks			= NULL,
549*4882a593Smuzhiyun 	.cache_flush		= null_cache_flush,
550*4882a593Smuzhiyun 	.agp_enable		= uninorth_agp_enable,
551*4882a593Smuzhiyun 	.create_gatt_table	= uninorth_create_gatt_table,
552*4882a593Smuzhiyun 	.free_gatt_table	= uninorth_free_gatt_table,
553*4882a593Smuzhiyun 	.insert_memory		= uninorth_insert_memory,
554*4882a593Smuzhiyun 	.remove_memory		= uninorth_remove_memory,
555*4882a593Smuzhiyun 	.alloc_by_type		= agp_generic_alloc_by_type,
556*4882a593Smuzhiyun 	.free_by_type		= agp_generic_free_by_type,
557*4882a593Smuzhiyun 	.agp_alloc_page		= agp_generic_alloc_page,
558*4882a593Smuzhiyun 	.agp_alloc_pages	= agp_generic_alloc_pages,
559*4882a593Smuzhiyun 	.agp_destroy_page	= agp_generic_destroy_page,
560*4882a593Smuzhiyun 	.agp_destroy_pages	= agp_generic_destroy_pages,
561*4882a593Smuzhiyun 	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
562*4882a593Smuzhiyun 	.cant_use_aperture	= true,
563*4882a593Smuzhiyun 	.needs_scratch_page	= true,
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun static struct agp_device_ids uninorth_agp_device_ids[] = {
567*4882a593Smuzhiyun 	{
568*4882a593Smuzhiyun 		.device_id	= PCI_DEVICE_ID_APPLE_UNI_N_AGP,
569*4882a593Smuzhiyun 		.chipset_name	= "UniNorth",
570*4882a593Smuzhiyun 	},
571*4882a593Smuzhiyun 	{
572*4882a593Smuzhiyun 		.device_id	= PCI_DEVICE_ID_APPLE_UNI_N_AGP_P,
573*4882a593Smuzhiyun 		.chipset_name	= "UniNorth/Pangea",
574*4882a593Smuzhiyun 	},
575*4882a593Smuzhiyun 	{
576*4882a593Smuzhiyun 		.device_id	= PCI_DEVICE_ID_APPLE_UNI_N_AGP15,
577*4882a593Smuzhiyun 		.chipset_name	= "UniNorth 1.5",
578*4882a593Smuzhiyun 	},
579*4882a593Smuzhiyun 	{
580*4882a593Smuzhiyun 		.device_id	= PCI_DEVICE_ID_APPLE_UNI_N_AGP2,
581*4882a593Smuzhiyun 		.chipset_name	= "UniNorth 2",
582*4882a593Smuzhiyun 	},
583*4882a593Smuzhiyun 	{
584*4882a593Smuzhiyun 		.device_id	= PCI_DEVICE_ID_APPLE_U3_AGP,
585*4882a593Smuzhiyun 		.chipset_name	= "U3",
586*4882a593Smuzhiyun 	},
587*4882a593Smuzhiyun 	{
588*4882a593Smuzhiyun 		.device_id	= PCI_DEVICE_ID_APPLE_U3L_AGP,
589*4882a593Smuzhiyun 		.chipset_name	= "U3L",
590*4882a593Smuzhiyun 	},
591*4882a593Smuzhiyun 	{
592*4882a593Smuzhiyun 		.device_id	= PCI_DEVICE_ID_APPLE_U3H_AGP,
593*4882a593Smuzhiyun 		.chipset_name	= "U3H",
594*4882a593Smuzhiyun 	},
595*4882a593Smuzhiyun 	{
596*4882a593Smuzhiyun 		.device_id	= PCI_DEVICE_ID_APPLE_IPID2_AGP,
597*4882a593Smuzhiyun 		.chipset_name	= "UniNorth/Intrepid2",
598*4882a593Smuzhiyun 	},
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
agp_uninorth_probe(struct pci_dev * pdev,const struct pci_device_id * ent)601*4882a593Smuzhiyun static int agp_uninorth_probe(struct pci_dev *pdev,
602*4882a593Smuzhiyun 			      const struct pci_device_id *ent)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	struct agp_device_ids *devs = uninorth_agp_device_ids;
605*4882a593Smuzhiyun 	struct agp_bridge_data *bridge;
606*4882a593Smuzhiyun 	struct device_node *uninorth_node;
607*4882a593Smuzhiyun 	u8 cap_ptr;
608*4882a593Smuzhiyun 	int j;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
611*4882a593Smuzhiyun 	if (cap_ptr == 0)
612*4882a593Smuzhiyun 		return -ENODEV;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	/* probe for known chipsets */
615*4882a593Smuzhiyun 	for (j = 0; devs[j].chipset_name != NULL; ++j) {
616*4882a593Smuzhiyun 		if (pdev->device == devs[j].device_id) {
617*4882a593Smuzhiyun 			dev_info(&pdev->dev, "Apple %s chipset\n",
618*4882a593Smuzhiyun 				 devs[j].chipset_name);
619*4882a593Smuzhiyun 			goto found;
620*4882a593Smuzhiyun 		}
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	dev_err(&pdev->dev, "unsupported Apple chipset [%04x/%04x]\n",
624*4882a593Smuzhiyun 		pdev->vendor, pdev->device);
625*4882a593Smuzhiyun 	return -ENODEV;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun  found:
628*4882a593Smuzhiyun 	/* Set revision to 0 if we could not read it. */
629*4882a593Smuzhiyun 	uninorth_rev = 0;
630*4882a593Smuzhiyun 	is_u3 = 0;
631*4882a593Smuzhiyun 	/* Locate core99 Uni-N */
632*4882a593Smuzhiyun 	uninorth_node = of_find_node_by_name(NULL, "uni-n");
633*4882a593Smuzhiyun 	/* Locate G5 u3 */
634*4882a593Smuzhiyun 	if (uninorth_node == NULL) {
635*4882a593Smuzhiyun 		is_u3 = 1;
636*4882a593Smuzhiyun 		uninorth_node = of_find_node_by_name(NULL, "u3");
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 	if (uninorth_node) {
639*4882a593Smuzhiyun 		const int *revprop = of_get_property(uninorth_node,
640*4882a593Smuzhiyun 				"device-rev", NULL);
641*4882a593Smuzhiyun 		if (revprop != NULL)
642*4882a593Smuzhiyun 			uninorth_rev = *revprop & 0x3f;
643*4882a593Smuzhiyun 		of_node_put(uninorth_node);
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun #ifdef CONFIG_PM
647*4882a593Smuzhiyun 	/* Inform platform of our suspend/resume caps */
648*4882a593Smuzhiyun 	pmac_register_agp_pm(pdev, agp_uninorth_suspend, agp_uninorth_resume);
649*4882a593Smuzhiyun #endif
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/* Allocate & setup our driver */
652*4882a593Smuzhiyun 	bridge = agp_alloc_bridge();
653*4882a593Smuzhiyun 	if (!bridge)
654*4882a593Smuzhiyun 		return -ENOMEM;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	if (is_u3)
657*4882a593Smuzhiyun 		bridge->driver = &u3_agp_driver;
658*4882a593Smuzhiyun 	else
659*4882a593Smuzhiyun 		bridge->driver = &uninorth_agp_driver;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	bridge->dev = pdev;
662*4882a593Smuzhiyun 	bridge->capndx = cap_ptr;
663*4882a593Smuzhiyun 	bridge->flags = AGP_ERRATA_FASTWRITES;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	/* Fill in the mode register */
666*4882a593Smuzhiyun 	pci_read_config_dword(pdev, cap_ptr+PCI_AGP_STATUS, &bridge->mode);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	pci_set_drvdata(pdev, bridge);
669*4882a593Smuzhiyun 	return agp_add_bridge(bridge);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
agp_uninorth_remove(struct pci_dev * pdev)672*4882a593Smuzhiyun static void agp_uninorth_remove(struct pci_dev *pdev)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun #ifdef CONFIG_PM
677*4882a593Smuzhiyun 	/* Inform platform of our suspend/resume caps */
678*4882a593Smuzhiyun 	pmac_register_agp_pm(pdev, NULL, NULL);
679*4882a593Smuzhiyun #endif
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	agp_remove_bridge(bridge);
682*4882a593Smuzhiyun 	agp_put_bridge(bridge);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun static const struct pci_device_id agp_uninorth_pci_table[] = {
686*4882a593Smuzhiyun 	{
687*4882a593Smuzhiyun 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
688*4882a593Smuzhiyun 	.class_mask	= ~0,
689*4882a593Smuzhiyun 	.vendor		= PCI_VENDOR_ID_APPLE,
690*4882a593Smuzhiyun 	.device		= PCI_ANY_ID,
691*4882a593Smuzhiyun 	.subvendor	= PCI_ANY_ID,
692*4882a593Smuzhiyun 	.subdevice	= PCI_ANY_ID,
693*4882a593Smuzhiyun 	},
694*4882a593Smuzhiyun 	{ }
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, agp_uninorth_pci_table);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun static struct pci_driver agp_uninorth_pci_driver = {
700*4882a593Smuzhiyun 	.name		= "agpgart-uninorth",
701*4882a593Smuzhiyun 	.id_table	= agp_uninorth_pci_table,
702*4882a593Smuzhiyun 	.probe		= agp_uninorth_probe,
703*4882a593Smuzhiyun 	.remove		= agp_uninorth_remove,
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun 
agp_uninorth_init(void)706*4882a593Smuzhiyun static int __init agp_uninorth_init(void)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	if (agp_off)
709*4882a593Smuzhiyun 		return -EINVAL;
710*4882a593Smuzhiyun 	return pci_register_driver(&agp_uninorth_pci_driver);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
agp_uninorth_cleanup(void)713*4882a593Smuzhiyun static void __exit agp_uninorth_cleanup(void)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	pci_unregister_driver(&agp_uninorth_pci_driver);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun module_init(agp_uninorth_init);
719*4882a593Smuzhiyun module_exit(agp_uninorth_cleanup);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun module_param(aperture, charp, 0);
722*4882a593Smuzhiyun MODULE_PARM_DESC(aperture,
723*4882a593Smuzhiyun 		 "Aperture size, must be power of two between 4MB and an\n"
724*4882a593Smuzhiyun 		 "\t\tupper limit specific to the UniNorth revision.\n"
725*4882a593Smuzhiyun 		 "\t\tDefault: " DEFAULT_APERTURE_STRING "M");
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun MODULE_AUTHOR("Ben Herrenschmidt & Paul Mackerras");
728*4882a593Smuzhiyun MODULE_LICENSE("GPL");
729