xref: /OK3568_Linux_fs/kernel/drivers/char/agp/sis-agp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SiS AGPGART routines.
3*4882a593Smuzhiyun  */
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/pci.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/agp_backend.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include "agp.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define SIS_ATTBASE	0x90
13*4882a593Smuzhiyun #define SIS_APSIZE	0x94
14*4882a593Smuzhiyun #define SIS_TLBCNTRL	0x97
15*4882a593Smuzhiyun #define SIS_TLBFLUSH	0x98
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define PCI_DEVICE_ID_SI_662	0x0662
18*4882a593Smuzhiyun #define PCI_DEVICE_ID_SI_671	0x0671
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static bool agp_sis_force_delay = 0;
21*4882a593Smuzhiyun static int agp_sis_agp_spec = -1;
22*4882a593Smuzhiyun 
sis_fetch_size(void)23*4882a593Smuzhiyun static int sis_fetch_size(void)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	u8 temp_size;
26*4882a593Smuzhiyun 	int i;
27*4882a593Smuzhiyun 	struct aper_size_info_8 *values;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	pci_read_config_byte(agp_bridge->dev, SIS_APSIZE, &temp_size);
30*4882a593Smuzhiyun 	values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
31*4882a593Smuzhiyun 	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
32*4882a593Smuzhiyun 		if ((temp_size == values[i].size_value) ||
33*4882a593Smuzhiyun 		    ((temp_size & ~(0x07)) ==
34*4882a593Smuzhiyun 		     (values[i].size_value & ~(0x07)))) {
35*4882a593Smuzhiyun 			agp_bridge->previous_size =
36*4882a593Smuzhiyun 			    agp_bridge->current_size = (void *) (values + i);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 			agp_bridge->aperture_size_idx = i;
39*4882a593Smuzhiyun 			return values[i].size;
40*4882a593Smuzhiyun 		}
41*4882a593Smuzhiyun 	}
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	return 0;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
sis_tlbflush(struct agp_memory * mem)46*4882a593Smuzhiyun static void sis_tlbflush(struct agp_memory *mem)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	pci_write_config_byte(agp_bridge->dev, SIS_TLBFLUSH, 0x02);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
sis_configure(void)51*4882a593Smuzhiyun static int sis_configure(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	struct aper_size_info_8 *current_size;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	current_size = A_SIZE_8(agp_bridge->current_size);
56*4882a593Smuzhiyun 	pci_write_config_byte(agp_bridge->dev, SIS_TLBCNTRL, 0x05);
57*4882a593Smuzhiyun 	agp_bridge->gart_bus_addr = pci_bus_address(agp_bridge->dev,
58*4882a593Smuzhiyun 						    AGP_APERTURE_BAR);
59*4882a593Smuzhiyun 	pci_write_config_dword(agp_bridge->dev, SIS_ATTBASE,
60*4882a593Smuzhiyun 			       agp_bridge->gatt_bus_addr);
61*4882a593Smuzhiyun 	pci_write_config_byte(agp_bridge->dev, SIS_APSIZE,
62*4882a593Smuzhiyun 			      current_size->size_value);
63*4882a593Smuzhiyun 	return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
sis_cleanup(void)66*4882a593Smuzhiyun static void sis_cleanup(void)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	struct aper_size_info_8 *previous_size;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	previous_size = A_SIZE_8(agp_bridge->previous_size);
71*4882a593Smuzhiyun 	pci_write_config_byte(agp_bridge->dev, SIS_APSIZE,
72*4882a593Smuzhiyun 			      (previous_size->size_value & ~(0x03)));
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
sis_delayed_enable(struct agp_bridge_data * bridge,u32 mode)75*4882a593Smuzhiyun static void sis_delayed_enable(struct agp_bridge_data *bridge, u32 mode)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct pci_dev *device = NULL;
78*4882a593Smuzhiyun 	u32 command;
79*4882a593Smuzhiyun 	int rate;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	dev_info(&agp_bridge->dev->dev, "AGP %d.%d bridge\n",
82*4882a593Smuzhiyun 		 agp_bridge->major_version, agp_bridge->minor_version);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	pci_read_config_dword(agp_bridge->dev, agp_bridge->capndx + PCI_AGP_STATUS, &command);
85*4882a593Smuzhiyun 	command = agp_collect_device_status(bridge, mode, command);
86*4882a593Smuzhiyun 	command |= AGPSTAT_AGP_ENABLE;
87*4882a593Smuzhiyun 	rate = (command & 0x7) << 2;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	for_each_pci_dev(device) {
90*4882a593Smuzhiyun 		u8 agp = pci_find_capability(device, PCI_CAP_ID_AGP);
91*4882a593Smuzhiyun 		if (!agp)
92*4882a593Smuzhiyun 			continue;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 		dev_info(&agp_bridge->dev->dev, "putting AGP V3 device at %s into %dx mode\n",
95*4882a593Smuzhiyun 			 pci_name(device), rate);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 		pci_write_config_dword(device, agp + PCI_AGP_COMMAND, command);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 		/*
100*4882a593Smuzhiyun 		 * Weird: on some sis chipsets any rate change in the target
101*4882a593Smuzhiyun 		 * command register triggers a 5ms screwup during which the master
102*4882a593Smuzhiyun 		 * cannot be configured
103*4882a593Smuzhiyun 		 */
104*4882a593Smuzhiyun 		if (device->device == bridge->dev->device) {
105*4882a593Smuzhiyun 			dev_info(&agp_bridge->dev->dev, "SiS delay workaround: giving bridge time to recover\n");
106*4882a593Smuzhiyun 			msleep(10);
107*4882a593Smuzhiyun 		}
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static const struct aper_size_info_8 sis_generic_sizes[7] =
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	{256, 65536, 6, 99},
114*4882a593Smuzhiyun 	{128, 32768, 5, 83},
115*4882a593Smuzhiyun 	{64, 16384, 4, 67},
116*4882a593Smuzhiyun 	{32, 8192, 3, 51},
117*4882a593Smuzhiyun 	{16, 4096, 2, 35},
118*4882a593Smuzhiyun 	{8, 2048, 1, 19},
119*4882a593Smuzhiyun 	{4, 1024, 0, 3}
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static struct agp_bridge_driver sis_driver = {
123*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
124*4882a593Smuzhiyun 	.aperture_sizes		= sis_generic_sizes,
125*4882a593Smuzhiyun 	.size_type		= U8_APER_SIZE,
126*4882a593Smuzhiyun 	.num_aperture_sizes	= 7,
127*4882a593Smuzhiyun 	.needs_scratch_page	= true,
128*4882a593Smuzhiyun 	.configure		= sis_configure,
129*4882a593Smuzhiyun 	.fetch_size		= sis_fetch_size,
130*4882a593Smuzhiyun 	.cleanup		= sis_cleanup,
131*4882a593Smuzhiyun 	.tlb_flush		= sis_tlbflush,
132*4882a593Smuzhiyun 	.mask_memory		= agp_generic_mask_memory,
133*4882a593Smuzhiyun 	.masks			= NULL,
134*4882a593Smuzhiyun 	.agp_enable		= agp_generic_enable,
135*4882a593Smuzhiyun 	.cache_flush		= global_cache_flush,
136*4882a593Smuzhiyun 	.create_gatt_table	= agp_generic_create_gatt_table,
137*4882a593Smuzhiyun 	.free_gatt_table	= agp_generic_free_gatt_table,
138*4882a593Smuzhiyun 	.insert_memory		= agp_generic_insert_memory,
139*4882a593Smuzhiyun 	.remove_memory		= agp_generic_remove_memory,
140*4882a593Smuzhiyun 	.alloc_by_type		= agp_generic_alloc_by_type,
141*4882a593Smuzhiyun 	.free_by_type		= agp_generic_free_by_type,
142*4882a593Smuzhiyun 	.agp_alloc_page		= agp_generic_alloc_page,
143*4882a593Smuzhiyun 	.agp_alloc_pages	= agp_generic_alloc_pages,
144*4882a593Smuzhiyun 	.agp_destroy_page	= agp_generic_destroy_page,
145*4882a593Smuzhiyun 	.agp_destroy_pages	= agp_generic_destroy_pages,
146*4882a593Smuzhiyun 	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun // chipsets that require the 'delay hack'
150*4882a593Smuzhiyun static int sis_broken_chipsets[] = {
151*4882a593Smuzhiyun 	PCI_DEVICE_ID_SI_648,
152*4882a593Smuzhiyun 	PCI_DEVICE_ID_SI_746,
153*4882a593Smuzhiyun 	0 // terminator
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
sis_get_driver(struct agp_bridge_data * bridge)156*4882a593Smuzhiyun static void sis_get_driver(struct agp_bridge_data *bridge)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	int i;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	for (i=0; sis_broken_chipsets[i]!=0; ++i)
161*4882a593Smuzhiyun 		if (bridge->dev->device==sis_broken_chipsets[i])
162*4882a593Smuzhiyun 			break;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (sis_broken_chipsets[i] || agp_sis_force_delay)
165*4882a593Smuzhiyun 		sis_driver.agp_enable=sis_delayed_enable;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	// sis chipsets that indicate less than agp3.5
168*4882a593Smuzhiyun 	// are not actually fully agp3 compliant
169*4882a593Smuzhiyun 	if ((agp_bridge->major_version == 3 && agp_bridge->minor_version >= 5
170*4882a593Smuzhiyun 	     && agp_sis_agp_spec!=0) || agp_sis_agp_spec==1) {
171*4882a593Smuzhiyun 		sis_driver.aperture_sizes = agp3_generic_sizes;
172*4882a593Smuzhiyun 		sis_driver.size_type = U16_APER_SIZE;
173*4882a593Smuzhiyun 		sis_driver.num_aperture_sizes = AGP_GENERIC_SIZES_ENTRIES;
174*4882a593Smuzhiyun 		sis_driver.configure = agp3_generic_configure;
175*4882a593Smuzhiyun 		sis_driver.fetch_size = agp3_generic_fetch_size;
176*4882a593Smuzhiyun 		sis_driver.cleanup = agp3_generic_cleanup;
177*4882a593Smuzhiyun 		sis_driver.tlb_flush = agp3_generic_tlbflush;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 
agp_sis_probe(struct pci_dev * pdev,const struct pci_device_id * ent)182*4882a593Smuzhiyun static int agp_sis_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct agp_bridge_data *bridge;
185*4882a593Smuzhiyun 	u8 cap_ptr;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
188*4882a593Smuzhiyun 	if (!cap_ptr)
189*4882a593Smuzhiyun 		return -ENODEV;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	dev_info(&pdev->dev, "SiS chipset [%04x/%04x]\n",
193*4882a593Smuzhiyun 		 pdev->vendor, pdev->device);
194*4882a593Smuzhiyun 	bridge = agp_alloc_bridge();
195*4882a593Smuzhiyun 	if (!bridge)
196*4882a593Smuzhiyun 		return -ENOMEM;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	bridge->driver = &sis_driver;
199*4882a593Smuzhiyun 	bridge->dev = pdev;
200*4882a593Smuzhiyun 	bridge->capndx = cap_ptr;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	get_agp_version(bridge);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* Fill in the mode register */
205*4882a593Smuzhiyun 	pci_read_config_dword(pdev, bridge->capndx+PCI_AGP_STATUS, &bridge->mode);
206*4882a593Smuzhiyun 	sis_get_driver(bridge);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	pci_set_drvdata(pdev, bridge);
209*4882a593Smuzhiyun 	return agp_add_bridge(bridge);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
agp_sis_remove(struct pci_dev * pdev)212*4882a593Smuzhiyun static void agp_sis_remove(struct pci_dev *pdev)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	agp_remove_bridge(bridge);
217*4882a593Smuzhiyun 	agp_put_bridge(bridge);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #ifdef CONFIG_PM
221*4882a593Smuzhiyun 
agp_sis_suspend(struct pci_dev * pdev,pm_message_t state)222*4882a593Smuzhiyun static int agp_sis_suspend(struct pci_dev *pdev, pm_message_t state)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	pci_save_state(pdev);
225*4882a593Smuzhiyun 	pci_set_power_state(pdev, pci_choose_state(pdev, state));
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
agp_sis_resume(struct pci_dev * pdev)230*4882a593Smuzhiyun static int agp_sis_resume(struct pci_dev *pdev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	pci_set_power_state(pdev, PCI_D0);
233*4882a593Smuzhiyun 	pci_restore_state(pdev);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return sis_driver.configure();
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #endif /* CONFIG_PM */
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun static const struct pci_device_id agp_sis_pci_table[] = {
241*4882a593Smuzhiyun 	{
242*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
243*4882a593Smuzhiyun 		.class_mask	= ~0,
244*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
245*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_5591,
246*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
247*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
248*4882a593Smuzhiyun 	},
249*4882a593Smuzhiyun 	{
250*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
251*4882a593Smuzhiyun 		.class_mask	= ~0,
252*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
253*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_530,
254*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
255*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
256*4882a593Smuzhiyun 	},
257*4882a593Smuzhiyun 	{
258*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
259*4882a593Smuzhiyun 		.class_mask	= ~0,
260*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
261*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_540,
262*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
263*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
264*4882a593Smuzhiyun 	},
265*4882a593Smuzhiyun 	{
266*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
267*4882a593Smuzhiyun 		.class_mask	= ~0,
268*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
269*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_550,
270*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
271*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
272*4882a593Smuzhiyun 	},
273*4882a593Smuzhiyun 	{
274*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
275*4882a593Smuzhiyun 		.class_mask	= ~0,
276*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
277*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_620,
278*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
279*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
280*4882a593Smuzhiyun 	},
281*4882a593Smuzhiyun 	{
282*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
283*4882a593Smuzhiyun 		.class_mask	= ~0,
284*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
285*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_630,
286*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
287*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
288*4882a593Smuzhiyun 	},
289*4882a593Smuzhiyun 	{
290*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
291*4882a593Smuzhiyun 		.class_mask	= ~0,
292*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
293*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_635,
294*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
295*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
296*4882a593Smuzhiyun 	},
297*4882a593Smuzhiyun 	{
298*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
299*4882a593Smuzhiyun 		.class_mask	= ~0,
300*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
301*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_645,
302*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
303*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
304*4882a593Smuzhiyun 	},
305*4882a593Smuzhiyun 	{
306*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
307*4882a593Smuzhiyun 		.class_mask	= ~0,
308*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
309*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_646,
310*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
311*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
312*4882a593Smuzhiyun 	},
313*4882a593Smuzhiyun 	{
314*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
315*4882a593Smuzhiyun 		.class_mask	= ~0,
316*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
317*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_648,
318*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
319*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
320*4882a593Smuzhiyun 	},
321*4882a593Smuzhiyun 	{
322*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
323*4882a593Smuzhiyun 		.class_mask	= ~0,
324*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
325*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_650,
326*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
327*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
328*4882a593Smuzhiyun 	},
329*4882a593Smuzhiyun 	{
330*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
331*4882a593Smuzhiyun 		.class_mask	= ~0,
332*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
333*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_651,
334*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
335*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
336*4882a593Smuzhiyun 	},
337*4882a593Smuzhiyun 	{
338*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
339*4882a593Smuzhiyun 		.class_mask	= ~0,
340*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
341*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_655,
342*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
343*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
344*4882a593Smuzhiyun 	},
345*4882a593Smuzhiyun 	{
346*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
347*4882a593Smuzhiyun 		.class_mask	= ~0,
348*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
349*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_661,
350*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
351*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
352*4882a593Smuzhiyun 	},
353*4882a593Smuzhiyun 	{
354*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
355*4882a593Smuzhiyun 		.class_mask	= ~0,
356*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
357*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_662,
358*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
359*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
360*4882a593Smuzhiyun 	},
361*4882a593Smuzhiyun 	{
362*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
363*4882a593Smuzhiyun 		.class_mask	= ~0,
364*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
365*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_671,
366*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
367*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
368*4882a593Smuzhiyun 	},
369*4882a593Smuzhiyun 	{
370*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
371*4882a593Smuzhiyun 		.class_mask	= ~0,
372*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
373*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_730,
374*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
375*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
376*4882a593Smuzhiyun 	},
377*4882a593Smuzhiyun 	{
378*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
379*4882a593Smuzhiyun 		.class_mask	= ~0,
380*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
381*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_735,
382*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
383*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
384*4882a593Smuzhiyun 	},
385*4882a593Smuzhiyun 	{
386*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
387*4882a593Smuzhiyun 		.class_mask	= ~0,
388*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
389*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_740,
390*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
391*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
392*4882a593Smuzhiyun 	},
393*4882a593Smuzhiyun 	{
394*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
395*4882a593Smuzhiyun 		.class_mask	= ~0,
396*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
397*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_741,
398*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
399*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
400*4882a593Smuzhiyun 	},
401*4882a593Smuzhiyun 	{
402*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
403*4882a593Smuzhiyun 		.class_mask	= ~0,
404*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
405*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_745,
406*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
407*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
408*4882a593Smuzhiyun 	},
409*4882a593Smuzhiyun 	{
410*4882a593Smuzhiyun 		.class		= (PCI_CLASS_BRIDGE_HOST << 8),
411*4882a593Smuzhiyun 		.class_mask	= ~0,
412*4882a593Smuzhiyun 		.vendor		= PCI_VENDOR_ID_SI,
413*4882a593Smuzhiyun 		.device		= PCI_DEVICE_ID_SI_746,
414*4882a593Smuzhiyun 		.subvendor	= PCI_ANY_ID,
415*4882a593Smuzhiyun 		.subdevice	= PCI_ANY_ID,
416*4882a593Smuzhiyun 	},
417*4882a593Smuzhiyun 	{ }
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, agp_sis_pci_table);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun static struct pci_driver agp_sis_pci_driver = {
423*4882a593Smuzhiyun 	.name		= "agpgart-sis",
424*4882a593Smuzhiyun 	.id_table	= agp_sis_pci_table,
425*4882a593Smuzhiyun 	.probe		= agp_sis_probe,
426*4882a593Smuzhiyun 	.remove		= agp_sis_remove,
427*4882a593Smuzhiyun #ifdef CONFIG_PM
428*4882a593Smuzhiyun 	.suspend	= agp_sis_suspend,
429*4882a593Smuzhiyun 	.resume		= agp_sis_resume,
430*4882a593Smuzhiyun #endif
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
agp_sis_init(void)433*4882a593Smuzhiyun static int __init agp_sis_init(void)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	if (agp_off)
436*4882a593Smuzhiyun 		return -EINVAL;
437*4882a593Smuzhiyun 	return pci_register_driver(&agp_sis_pci_driver);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
agp_sis_cleanup(void)440*4882a593Smuzhiyun static void __exit agp_sis_cleanup(void)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	pci_unregister_driver(&agp_sis_pci_driver);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun module_init(agp_sis_init);
446*4882a593Smuzhiyun module_exit(agp_sis_cleanup);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun module_param(agp_sis_force_delay, bool, 0);
449*4882a593Smuzhiyun MODULE_PARM_DESC(agp_sis_force_delay,"forces sis delay hack");
450*4882a593Smuzhiyun module_param(agp_sis_agp_spec, int, 0);
451*4882a593Smuzhiyun MODULE_PARM_DESC(agp_sis_agp_spec,"0=force sis init, 1=force generic agp3 init, default: autodetect");
452*4882a593Smuzhiyun MODULE_LICENSE("GPL and additional rights");
453