xref: /OK3568_Linux_fs/kernel/drivers/char/agp/parisc-agp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * HP Quicksilver AGP GART routines
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2006, Kyle McMartin <kyle@parisc-linux.org>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on drivers/char/agpgart/hp-agp.c which is
8*4882a593Smuzhiyun  * (c) Copyright 2002, 2003 Hewlett-Packard Development Company, L.P.
9*4882a593Smuzhiyun  *	Bjorn Helgaas <bjorn.helgaas@hp.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/klist.h>
16*4882a593Smuzhiyun #include <linux/agp_backend.h>
17*4882a593Smuzhiyun #include <linux/log2.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <asm/parisc-device.h>
21*4882a593Smuzhiyun #include <asm/ropes.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "agp.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define DRVNAME	"quicksilver"
26*4882a593Smuzhiyun #define DRVPFX	DRVNAME ": "
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define AGP8X_MODE_BIT		3
29*4882a593Smuzhiyun #define AGP8X_MODE		(1 << AGP8X_MODE_BIT)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static unsigned long
32*4882a593Smuzhiyun parisc_agp_mask_memory(struct agp_bridge_data *bridge, dma_addr_t addr,
33*4882a593Smuzhiyun 		       int type);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static struct _parisc_agp_info {
36*4882a593Smuzhiyun 	void __iomem *ioc_regs;
37*4882a593Smuzhiyun 	void __iomem *lba_regs;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	int lba_cap_offset;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	u64 *gatt;
42*4882a593Smuzhiyun 	u64 gatt_entries;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	u64 gart_base;
45*4882a593Smuzhiyun 	u64 gart_size;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	int io_page_size;
48*4882a593Smuzhiyun 	int io_pages_per_kpage;
49*4882a593Smuzhiyun } parisc_agp_info;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static struct gatt_mask parisc_agp_masks[] =
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun         {
54*4882a593Smuzhiyun 		.mask = SBA_PDIR_VALID_BIT,
55*4882a593Smuzhiyun 		.type = 0
56*4882a593Smuzhiyun 	}
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static struct aper_size_info_fixed parisc_agp_sizes[] =
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun         {0, 0, 0},              /* filled in by parisc_agp_fetch_size() */
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static int
parisc_agp_fetch_size(void)65*4882a593Smuzhiyun parisc_agp_fetch_size(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	int size;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	size = parisc_agp_info.gart_size / MB(1);
70*4882a593Smuzhiyun 	parisc_agp_sizes[0].size = size;
71*4882a593Smuzhiyun 	agp_bridge->current_size = (void *) &parisc_agp_sizes[0];
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	return size;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static int
parisc_agp_configure(void)77*4882a593Smuzhiyun parisc_agp_configure(void)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	struct _parisc_agp_info *info = &parisc_agp_info;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	agp_bridge->gart_bus_addr = info->gart_base;
82*4882a593Smuzhiyun 	agp_bridge->capndx = info->lba_cap_offset;
83*4882a593Smuzhiyun 	agp_bridge->mode = readl(info->lba_regs+info->lba_cap_offset+PCI_AGP_STATUS);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static void
parisc_agp_tlbflush(struct agp_memory * mem)89*4882a593Smuzhiyun parisc_agp_tlbflush(struct agp_memory *mem)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct _parisc_agp_info *info = &parisc_agp_info;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	writeq(info->gart_base | ilog2(info->gart_size), info->ioc_regs+IOC_PCOM);
94*4882a593Smuzhiyun 	readq(info->ioc_regs+IOC_PCOM);	/* flush */
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static int
parisc_agp_create_gatt_table(struct agp_bridge_data * bridge)98*4882a593Smuzhiyun parisc_agp_create_gatt_table(struct agp_bridge_data *bridge)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct _parisc_agp_info *info = &parisc_agp_info;
101*4882a593Smuzhiyun 	int i;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	for (i = 0; i < info->gatt_entries; i++) {
104*4882a593Smuzhiyun 		info->gatt[i] = (unsigned long)agp_bridge->scratch_page;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static int
parisc_agp_free_gatt_table(struct agp_bridge_data * bridge)111*4882a593Smuzhiyun parisc_agp_free_gatt_table(struct agp_bridge_data *bridge)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	struct _parisc_agp_info *info = &parisc_agp_info;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	info->gatt[0] = SBA_AGPGART_COOKIE;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static int
parisc_agp_insert_memory(struct agp_memory * mem,off_t pg_start,int type)121*4882a593Smuzhiyun parisc_agp_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct _parisc_agp_info *info = &parisc_agp_info;
124*4882a593Smuzhiyun 	int i, k;
125*4882a593Smuzhiyun 	off_t j, io_pg_start;
126*4882a593Smuzhiyun 	int io_pg_count;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (type != mem->type ||
129*4882a593Smuzhiyun 		agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type)) {
130*4882a593Smuzhiyun 		return -EINVAL;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	io_pg_start = info->io_pages_per_kpage * pg_start;
134*4882a593Smuzhiyun 	io_pg_count = info->io_pages_per_kpage * mem->page_count;
135*4882a593Smuzhiyun 	if ((io_pg_start + io_pg_count) > info->gatt_entries) {
136*4882a593Smuzhiyun 		return -EINVAL;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	j = io_pg_start;
140*4882a593Smuzhiyun 	while (j < (io_pg_start + io_pg_count)) {
141*4882a593Smuzhiyun 		if (info->gatt[j])
142*4882a593Smuzhiyun 			return -EBUSY;
143*4882a593Smuzhiyun 		j++;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (!mem->is_flushed) {
147*4882a593Smuzhiyun 		global_cache_flush();
148*4882a593Smuzhiyun 		mem->is_flushed = true;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	for (i = 0, j = io_pg_start; i < mem->page_count; i++) {
152*4882a593Smuzhiyun 		unsigned long paddr;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 		paddr = page_to_phys(mem->pages[i]);
155*4882a593Smuzhiyun 		for (k = 0;
156*4882a593Smuzhiyun 		     k < info->io_pages_per_kpage;
157*4882a593Smuzhiyun 		     k++, j++, paddr += info->io_page_size) {
158*4882a593Smuzhiyun 			info->gatt[j] =
159*4882a593Smuzhiyun 				parisc_agp_mask_memory(agp_bridge,
160*4882a593Smuzhiyun 					paddr, type);
161*4882a593Smuzhiyun 		}
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	agp_bridge->driver->tlb_flush(mem);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static int
parisc_agp_remove_memory(struct agp_memory * mem,off_t pg_start,int type)170*4882a593Smuzhiyun parisc_agp_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct _parisc_agp_info *info = &parisc_agp_info;
173*4882a593Smuzhiyun 	int i, io_pg_start, io_pg_count;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (type != mem->type ||
176*4882a593Smuzhiyun 		agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type)) {
177*4882a593Smuzhiyun 		return -EINVAL;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	io_pg_start = info->io_pages_per_kpage * pg_start;
181*4882a593Smuzhiyun 	io_pg_count = info->io_pages_per_kpage * mem->page_count;
182*4882a593Smuzhiyun 	for (i = io_pg_start; i < io_pg_count + io_pg_start; i++) {
183*4882a593Smuzhiyun 		info->gatt[i] = agp_bridge->scratch_page;
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	agp_bridge->driver->tlb_flush(mem);
187*4882a593Smuzhiyun 	return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static unsigned long
parisc_agp_mask_memory(struct agp_bridge_data * bridge,dma_addr_t addr,int type)191*4882a593Smuzhiyun parisc_agp_mask_memory(struct agp_bridge_data *bridge, dma_addr_t addr,
192*4882a593Smuzhiyun 		       int type)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	return SBA_PDIR_VALID_BIT | addr;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static void
parisc_agp_enable(struct agp_bridge_data * bridge,u32 mode)198*4882a593Smuzhiyun parisc_agp_enable(struct agp_bridge_data *bridge, u32 mode)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	struct _parisc_agp_info *info = &parisc_agp_info;
201*4882a593Smuzhiyun 	u32 command;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	command = readl(info->lba_regs + info->lba_cap_offset + PCI_AGP_STATUS);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	command = agp_collect_device_status(bridge, mode, command);
206*4882a593Smuzhiyun 	command |= 0x00000100;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	writel(command, info->lba_regs + info->lba_cap_offset + PCI_AGP_COMMAND);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	agp_device_command(command, (mode & AGP8X_MODE) != 0);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static const struct agp_bridge_driver parisc_agp_driver = {
214*4882a593Smuzhiyun 	.owner			= THIS_MODULE,
215*4882a593Smuzhiyun 	.size_type		= FIXED_APER_SIZE,
216*4882a593Smuzhiyun 	.configure		= parisc_agp_configure,
217*4882a593Smuzhiyun 	.fetch_size		= parisc_agp_fetch_size,
218*4882a593Smuzhiyun 	.tlb_flush		= parisc_agp_tlbflush,
219*4882a593Smuzhiyun 	.mask_memory		= parisc_agp_mask_memory,
220*4882a593Smuzhiyun 	.masks			= parisc_agp_masks,
221*4882a593Smuzhiyun 	.agp_enable		= parisc_agp_enable,
222*4882a593Smuzhiyun 	.cache_flush		= global_cache_flush,
223*4882a593Smuzhiyun 	.create_gatt_table	= parisc_agp_create_gatt_table,
224*4882a593Smuzhiyun 	.free_gatt_table	= parisc_agp_free_gatt_table,
225*4882a593Smuzhiyun 	.insert_memory		= parisc_agp_insert_memory,
226*4882a593Smuzhiyun 	.remove_memory		= parisc_agp_remove_memory,
227*4882a593Smuzhiyun 	.alloc_by_type		= agp_generic_alloc_by_type,
228*4882a593Smuzhiyun 	.free_by_type		= agp_generic_free_by_type,
229*4882a593Smuzhiyun 	.agp_alloc_page		= agp_generic_alloc_page,
230*4882a593Smuzhiyun 	.agp_alloc_pages	= agp_generic_alloc_pages,
231*4882a593Smuzhiyun 	.agp_destroy_page	= agp_generic_destroy_page,
232*4882a593Smuzhiyun 	.agp_destroy_pages	= agp_generic_destroy_pages,
233*4882a593Smuzhiyun 	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
234*4882a593Smuzhiyun 	.cant_use_aperture	= true,
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static int __init
agp_ioc_init(void __iomem * ioc_regs)238*4882a593Smuzhiyun agp_ioc_init(void __iomem *ioc_regs)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	struct _parisc_agp_info *info = &parisc_agp_info;
241*4882a593Smuzhiyun         u64 iova_base, *io_pdir, io_tlb_ps;
242*4882a593Smuzhiyun         int io_tlb_shift;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun         printk(KERN_INFO DRVPFX "IO PDIR shared with sba_iommu\n");
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun         info->ioc_regs = ioc_regs;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun         io_tlb_ps = readq(info->ioc_regs+IOC_TCNFG);
249*4882a593Smuzhiyun         switch (io_tlb_ps) {
250*4882a593Smuzhiyun         case 0: io_tlb_shift = 12; break;
251*4882a593Smuzhiyun         case 1: io_tlb_shift = 13; break;
252*4882a593Smuzhiyun         case 2: io_tlb_shift = 14; break;
253*4882a593Smuzhiyun         case 3: io_tlb_shift = 16; break;
254*4882a593Smuzhiyun         default:
255*4882a593Smuzhiyun                 printk(KERN_ERR DRVPFX "Invalid IOTLB page size "
256*4882a593Smuzhiyun                        "configuration 0x%llx\n", io_tlb_ps);
257*4882a593Smuzhiyun                 info->gatt = NULL;
258*4882a593Smuzhiyun                 info->gatt_entries = 0;
259*4882a593Smuzhiyun                 return -ENODEV;
260*4882a593Smuzhiyun         }
261*4882a593Smuzhiyun         info->io_page_size = 1 << io_tlb_shift;
262*4882a593Smuzhiyun         info->io_pages_per_kpage = PAGE_SIZE / info->io_page_size;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun         iova_base = readq(info->ioc_regs+IOC_IBASE) & ~0x1;
265*4882a593Smuzhiyun         info->gart_base = iova_base + PLUTO_IOVA_SIZE - PLUTO_GART_SIZE;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun         info->gart_size = PLUTO_GART_SIZE;
268*4882a593Smuzhiyun         info->gatt_entries = info->gart_size / info->io_page_size;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun         io_pdir = phys_to_virt(readq(info->ioc_regs+IOC_PDIR_BASE));
271*4882a593Smuzhiyun         info->gatt = &io_pdir[(PLUTO_IOVA_SIZE/2) >> PAGE_SHIFT];
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun         if (info->gatt[0] != SBA_AGPGART_COOKIE) {
274*4882a593Smuzhiyun                 info->gatt = NULL;
275*4882a593Smuzhiyun                 info->gatt_entries = 0;
276*4882a593Smuzhiyun                 printk(KERN_ERR DRVPFX "No reserved IO PDIR entry found; "
277*4882a593Smuzhiyun                        "GART disabled\n");
278*4882a593Smuzhiyun                 return -ENODEV;
279*4882a593Smuzhiyun         }
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun         return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static int __init
lba_find_capability(int cap)285*4882a593Smuzhiyun lba_find_capability(int cap)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	struct _parisc_agp_info *info = &parisc_agp_info;
288*4882a593Smuzhiyun         u16 status;
289*4882a593Smuzhiyun         u8 pos, id;
290*4882a593Smuzhiyun         int ttl = 48;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun         status = readw(info->lba_regs + PCI_STATUS);
293*4882a593Smuzhiyun         if (!(status & PCI_STATUS_CAP_LIST))
294*4882a593Smuzhiyun                 return 0;
295*4882a593Smuzhiyun         pos = readb(info->lba_regs + PCI_CAPABILITY_LIST);
296*4882a593Smuzhiyun         while (ttl-- && pos >= 0x40) {
297*4882a593Smuzhiyun                 pos &= ~3;
298*4882a593Smuzhiyun                 id = readb(info->lba_regs + pos + PCI_CAP_LIST_ID);
299*4882a593Smuzhiyun                 if (id == 0xff)
300*4882a593Smuzhiyun                         break;
301*4882a593Smuzhiyun                 if (id == cap)
302*4882a593Smuzhiyun                         return pos;
303*4882a593Smuzhiyun                 pos = readb(info->lba_regs + pos + PCI_CAP_LIST_NEXT);
304*4882a593Smuzhiyun         }
305*4882a593Smuzhiyun         return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static int __init
agp_lba_init(void __iomem * lba_hpa)309*4882a593Smuzhiyun agp_lba_init(void __iomem *lba_hpa)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	struct _parisc_agp_info *info = &parisc_agp_info;
312*4882a593Smuzhiyun         int cap;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	info->lba_regs = lba_hpa;
315*4882a593Smuzhiyun         info->lba_cap_offset = lba_find_capability(PCI_CAP_ID_AGP);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun         cap = readl(lba_hpa + info->lba_cap_offset) & 0xff;
318*4882a593Smuzhiyun         if (cap != PCI_CAP_ID_AGP) {
319*4882a593Smuzhiyun                 printk(KERN_ERR DRVPFX "Invalid capability ID 0x%02x at 0x%x\n",
320*4882a593Smuzhiyun                        cap, info->lba_cap_offset);
321*4882a593Smuzhiyun                 return -ENODEV;
322*4882a593Smuzhiyun         }
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun         return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static int __init
parisc_agp_setup(void __iomem * ioc_hpa,void __iomem * lba_hpa)328*4882a593Smuzhiyun parisc_agp_setup(void __iomem *ioc_hpa, void __iomem *lba_hpa)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	struct pci_dev *fake_bridge_dev = NULL;
331*4882a593Smuzhiyun 	struct agp_bridge_data *bridge;
332*4882a593Smuzhiyun 	int error = 0;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	fake_bridge_dev = pci_alloc_dev(NULL);
335*4882a593Smuzhiyun 	if (!fake_bridge_dev) {
336*4882a593Smuzhiyun 		error = -ENOMEM;
337*4882a593Smuzhiyun 		goto fail;
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	error = agp_ioc_init(ioc_hpa);
341*4882a593Smuzhiyun 	if (error)
342*4882a593Smuzhiyun 		goto fail;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	error = agp_lba_init(lba_hpa);
345*4882a593Smuzhiyun 	if (error)
346*4882a593Smuzhiyun 		goto fail;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	bridge = agp_alloc_bridge();
349*4882a593Smuzhiyun 	if (!bridge) {
350*4882a593Smuzhiyun 		error = -ENOMEM;
351*4882a593Smuzhiyun 		goto fail;
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 	bridge->driver = &parisc_agp_driver;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	fake_bridge_dev->vendor = PCI_VENDOR_ID_HP;
356*4882a593Smuzhiyun 	fake_bridge_dev->device = PCI_DEVICE_ID_HP_PCIX_LBA;
357*4882a593Smuzhiyun 	bridge->dev = fake_bridge_dev;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	error = agp_add_bridge(bridge);
360*4882a593Smuzhiyun 	if (error)
361*4882a593Smuzhiyun 		goto fail;
362*4882a593Smuzhiyun 	return 0;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun fail:
365*4882a593Smuzhiyun 	kfree(fake_bridge_dev);
366*4882a593Smuzhiyun 	return error;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static int __init
find_quicksilver(struct device * dev,void * data)370*4882a593Smuzhiyun find_quicksilver(struct device *dev, void *data)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	struct parisc_device **lba = data;
373*4882a593Smuzhiyun 	struct parisc_device *padev = to_parisc_device(dev);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	if (IS_QUICKSILVER(padev))
376*4882a593Smuzhiyun 		*lba = padev;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun static int __init
parisc_agp_init(void)382*4882a593Smuzhiyun parisc_agp_init(void)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	extern struct sba_device *sba_list;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	int err = -1;
387*4882a593Smuzhiyun 	struct parisc_device *sba = NULL, *lba = NULL;
388*4882a593Smuzhiyun 	struct lba_device *lbadev = NULL;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	if (!sba_list)
391*4882a593Smuzhiyun 		goto out;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* Find our parent Pluto */
394*4882a593Smuzhiyun 	sba = sba_list->dev;
395*4882a593Smuzhiyun 	if (!IS_PLUTO(sba)) {
396*4882a593Smuzhiyun 		printk(KERN_INFO DRVPFX "No Pluto found, so no AGPGART for you.\n");
397*4882a593Smuzhiyun 		goto out;
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/* Now search our Pluto for our precious AGP device... */
401*4882a593Smuzhiyun 	device_for_each_child(&sba->dev, &lba, find_quicksilver);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	if (!lba) {
404*4882a593Smuzhiyun 		printk(KERN_INFO DRVPFX "No AGP devices found.\n");
405*4882a593Smuzhiyun 		goto out;
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	lbadev = parisc_get_drvdata(lba);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	/* w00t, let's go find our cookies... */
411*4882a593Smuzhiyun 	parisc_agp_setup(sba_list->ioc[0].ioc_hpa, lbadev->hba.base_addr);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	return 0;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun out:
416*4882a593Smuzhiyun 	return err;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun module_init(parisc_agp_init);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun MODULE_AUTHOR("Kyle McMartin <kyle@parisc-linux.org>");
422*4882a593Smuzhiyun MODULE_LICENSE("GPL");
423